VLSI analog multiplier/divider circuit

被引:0
|
作者
Wilamowski, BM [1 ]
机构
[1] Univ Wyoming, Dept Elect Engn, Laramie, WY 82071 USA
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Intelligent systems require signal processing which can be done quickly and accurately. The commonly used digital approach has many advantages, but some disadvantages as well. Analog signal processing is in many cases much simpler, faster, and easier for performing parallel processing. In this paper a new accurate CMOS multiplier/divider circuit is presented. In contrary to previous solutions, which use the square law formula for MOS transistors operating in the strong inversion mode, the multiplier/divider circuits employ MOS transistor characteristics in the subthreshold conduction mode. It is shown that the circuit generates very accurate results. With some modification, the basic circuit can also be used as a four-quadrant multiplier, which may operate for both positive and negative input signals. The circuit itself may have many applications as multiplier, divider, signal squaring, square root calculations, frequency modulation, frequency doubling, etc. Most importantly it can be used for analog signal processing in many intelligent systems of industrial electronics.
引用
收藏
页码:493 / 496
页数:4
相关论文
共 50 条
  • [41] A GAAS 4-QUADRANT ANALOG MULTIPLIER CIRCUIT
    SIFERD, R
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1993, 28 (03) : 388 - 391
  • [42] ANALOG-MULTIPLIER CIRCUIT LINEARIZES TRANSDUCER OUTPUT
    TROFIMENKOFF, FN
    SMALLWOOD, RE
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 1974, IM23 (03) : 195 - 197
  • [43] A novel analog current-conveyor multiplier circuit
    Kumar, U
    REVIEW OF SCIENTIFIC INSTRUMENTS, 1999, 70 (04): : 2171 - 2172
  • [44] Novel analog current-conveyor multiplier circuit
    Rev Sci Instrum, 4 (2171):
  • [45] Analog circuit for synapse neural networks VLSI implementation
    Chible, H
    ICECS 2000: 7TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS & SYSTEMS, VOLS I AND II, 2000, : 1004 - 1007
  • [46] ANALOG VLSI MORPHOLOGICAL IMAGE-PROCESSING CIRCUIT
    MORRIS, TG
    DEWEERTH, SP
    ELECTRONICS LETTERS, 1995, 31 (23) : 1998 - 1999
  • [47] A high speed centroid computation circuit in analog VLSI
    Bashyam, A
    Furth, PM
    Giles, MK
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 4, PROCEEDINGS, 2004, : 948 - 951
  • [48] A 4-QUADRANT ANALOG DIVIDER MULTIPLIER WITH 0.01-PERCENT DISTORTION
    GILBERT, B
    ISSCC DIGEST OF TECHNICAL PAPERS, 1983, 26 : 248 - 249
  • [49] A Four Quadrant Analog Multiplier Based on a Novel CMOS Linear Current Divider
    Dei, M.
    Nizza, N.
    Lazzerini, G. M.
    Bruschi, P.
    Piotto, M.
    PRIME: PROCEEDINGS OF THE CONFERENCE 2009 PHD RESEARCH IN MICROELECTRONICS AND ELECTRONICS, 2009, : 128 - +
  • [50] CMOS ANALOG DIVIDER AND 4-QUADRANT MULTIPLIER USING POOL CIRCUITS
    LIU, SI
    CHANG, CC
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1995, 30 (09) : 1025 - 1029