Non-Preemptive Test Scheduling for Network-on-Chip(NoC) Based Systems by Reusing NoC as TAM

被引:0
|
作者
Mali, Goutam [1 ]
Das, Suman [1 ]
Rahaman, Hafizur [1 ]
Giri, Chandan [1 ]
机构
[1] Bengal Engn & Sci Univ, Dept Informat Technol, Sibpur 711103, Howrah, India
关键词
Network-on-Chip; test scheduling; test access mechanism;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Network-on-Chip (NoC) is becoming a promising communication architecture for the next generation embedded cores based system chips. The reuse of NoC as test access mechanism (TAM) for the embedded cores reduces the test time of the system. However, NoC reuse is limited by the on-chip routing resources and some other constraints. Therefore, efficient test scheduling methods are required to provide feasible test time, opening with other constraints. In this paper we have proposed the non-preemptive test scheduling approach based on Genetic Algorithm (GA) formulation. Experimental results with the ITC'02 System-on-Chip(SOC) test benchmarks show that GA produces scheduling of cores with 33% lesser overall test time of the system compared to the method proposed in the literature.
引用
收藏
页码:268 / 271
页数:4
相关论文
共 50 条
  • [41] Kilo-NOC: A Heterogeneous Network-on-Chip Architecture for Scalability and Service Guarantees
    Grot, Boris
    Hestness, Joel
    Keckler, Stephen W.
    Mutlu, Onur
    [J]. ISCA 2011: PROCEEDINGS OF THE 38TH ANNUAL INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE, 2011, : 401 - 412
  • [42] New Methodology for Feasible Reconfigurable Real-time Network-on-Chip NoC
    Khemaissia, Imen
    Mosbahi, Olfa
    Khalgui, Mohamed
    Li, Zhiwu
    [J]. ICSOFT-EA: PROCEEDINGS OF THE 11TH INTERNATIONAL JOINT CONFERENCE ON SOFTWARE TECHNOLOGIES - VOL. 1, 2016, : 249 - 257
  • [43] HyPPI NoC: Bringing Hybrid Plasmonics to an Opto-Electronic Network-on-Chip
    Narayana, Vikram K.
    Sun, Shuai
    Mehrabian, Armin
    Sorger, Volker J.
    El-Ghazawi, Tarek
    [J]. 2017 46TH INTERNATIONAL CONFERENCE ON PARALLEL PROCESSING (ICPP), 2017, : 131 - 140
  • [44] Clock Boosting Router: Increasing the Performance of an Adaptive Router in Network-on-Chip (NoC)
    Lee, S. E.
    Bagherzadeh, N.
    [J]. SCIENTIA IRANICA, 2008, 15 (06) : 579 - 588
  • [45] Proffering Secure Energy Aware Network-On-Chip (Noc) Using Incremental Cryptogine
    Singh, Sangeeta
    Ravindra, J. V. R.
    Naik, B. Rajendra
    [J]. SUSTAINABLE COMPUTING-INFORMATICS & SYSTEMS, 2022, 35
  • [46] Adapt-NoC: A Flexible Network-on-Chip Design for Heterogeneous Manycore Architectures
    Zheng, Hao
    Wang, Ke
    Louri, Ahmed
    [J]. 2021 27TH IEEE INTERNATIONAL SYMPOSIUM ON HIGH-PERFORMANCE COMPUTER ARCHITECTURE (HPCA 2021), 2021, : 723 - 735
  • [47] Test time reduction reusing multiple processors in a network-on-chip based architecture
    Amory, AM
    Lubaszewski, M
    Moraes, FG
    Moren, EI
    [J]. DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2005, : 62 - 63
  • [48] xENoC - an experimental network-on-chip environment for parallel distributed computing on NoC-based MPSoC architectures
    Joven, Jaume
    Font-Bach, Oriol
    Castells-Rufas, David
    Martinez, Ricardo
    Teres, Lluis
    Carrabina, Jordi
    [J]. PROCEEDINGS OF THE 16TH EUROMICRO CONFERENCE ON PARALLEL, DISTRIBUTED AND NETWORK-BASED PROCESSING, 2008, : 141 - +
  • [49] Editorial for the Special Issue on Network on Chip (NoC) and Reconfigurable Systems
    Zitouni, Abdelkrim
    [J]. MICROMACHINES, 2023, 14 (09)
  • [50] Roadmap for machine learning based network-on-chip (M/L NoC) technology and its analysis for researchers
    Balamurugan, K.
    Umamaheswaran, S.
    Mamo, Tadele
    Nagarajan, S.
    Namamula, Lakshmana Rao
    [J]. JOURNAL OF PHYSICS COMMUNICATIONS, 2022, 6 (02):