Test time reduction reusing multiple processors in a network-on-chip based architecture

被引:2
|
作者
Amory, AM [1 ]
Lubaszewski, M [1 ]
Moraes, FG [1 ]
Moren, EI [1 ]
机构
[1] Univ Fed Rio Grande do Sul, PPGC II, Porto Alegre, RS, Brazil
关键词
D O I
10.1109/DATE.2005.304
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The increasing complexity and the short life cycles of embedded systems are pushing the current system-on-chip designs towards a rapid increasing on the number of programmable processing units, while decreasing the gate count for custom logic. Considering this trend, this work proposes a test planning method capable of reusing available processors as test sources and sinks, and the on-chip network as the test access mechanism. Experimental results are based on ITC'02 benchmarks and on two open core processors compliant with MIPS and SPARC instruction set. The results show that the cooperative use of both the on-chip network and the embedded processors can increase the test parallelism and reduce the test time without additional cost in area and pins.
引用
收藏
页码:62 / 63
页数:2
相关论文
共 50 条
  • [1] A Low-power network-on-chip architecture for tile-based chip multi-processors
    Psarras, Anastasios
    Lee, Junghee
    Mattheakis, Pavlos
    Nicopoulos, Chrysostomos
    Dimitrakopoulos, Giorgos
    [J]. Proceedings of the ACM Great Lakes Symposium on VLSI, GLSVLSI, 2016, 18-20-May-2016 : 335 - 340
  • [2] A Low-Power Network-on-Chip Architecture for Tile-based Chip Multi-Processors
    Psarras, Anastasios
    Lee, Junghee
    Mattheakis, Pavlos
    Nicopoulos, Chrysostomos
    Dimitrakopoulos, Giorgos
    [J]. 2016 INTERNATIONAL GREAT LAKES SYMPOSIUM ON VLSI (GLSVLSI), 2016, : 335 - 340
  • [3] Evaluation of a Network-on-Chip designed to deal with multiple processors in a nanosatellite
    Moreira Coutinhol, Liz Cristine
    Berejuck, Marcelo Daniel
    [J]. REVISTA BRASILEIRA DE COMPUTACAO APLICADA, 2020, 12 (02): : 93 - 102
  • [4] Test Time Reduction in Automated Test Equipment (ATE)-Based Mechanism of Network-on-Chip Communication Infrastructure
    Soleymani, Mona
    Reshadi, Midia
    [J]. ARABIAN JOURNAL FOR SCIENCE AND ENGINEERING, 2015, 40 (11) : 3197 - 3209
  • [5] Test Time Reduction in Automated Test Equipment (ATE)-Based Mechanism of Network-on-Chip Communication Infrastructure
    Mona Soleymani
    Midia Reshadi
    [J]. Arabian Journal for Science and Engineering, 2015, 40 : 3197 - 3209
  • [6] Scalable Connection-Based Time Division Multiple Access Architecture for Wireless Network-on-Chip
    Lin, Shijun
    Liu, Zhaoshan
    Shi, Jianghong
    Wu, Xiaofang
    [J]. IEICE TRANSACTIONS ON ELECTRONICS, 2014, E97C (09): : 918 - 921
  • [7] ChangeSUB: A power efficient multiple network-on-chip architecture
    Baharloo, Mohammad
    Aligholipour, Rashid
    Abdollahi, Meisam
    Khonsari, Ahmad
    [J]. COMPUTERS & ELECTRICAL ENGINEERING, 2020, 83
  • [8] CDMA-BASED network-on-chip architecture
    Kim, DW
    Kim, MH
    Sobelman, GE
    [J]. PROCEEDINGS OF THE 2004 IEEE ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, VOL 1 AND 2: SOC DESIGN FOR UBIQUITOUS INFORMATION TECHNOLOGY, 2004, : 137 - 140
  • [9] Non-Preemptive Test Scheduling for Network-on-Chip(NoC) Based Systems by Reusing NoC as TAM
    Mali, Goutam
    Das, Suman
    Rahaman, Hafizur
    Giri, Chandan
    [J]. PROCEEDINGS OF THE 2010 IEEE ASIA PACIFIC CONFERENCE ON CIRCUIT AND SYSTEM (APCCAS), 2010, : 268 - 271
  • [10] Reducing test time with processor reuse in network-on-chip based systems
    Amory, AM
    Cota, E
    Lubaszewski, M
    Moraes, FG
    [J]. SBCCI2004:17TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, PROCEEDINGS, 2004, : 111 - 116