Test time reduction reusing multiple processors in a network-on-chip based architecture

被引:2
|
作者
Amory, AM [1 ]
Lubaszewski, M [1 ]
Moraes, FG [1 ]
Moren, EI [1 ]
机构
[1] Univ Fed Rio Grande do Sul, PPGC II, Porto Alegre, RS, Brazil
关键词
D O I
10.1109/DATE.2005.304
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The increasing complexity and the short life cycles of embedded systems are pushing the current system-on-chip designs towards a rapid increasing on the number of programmable processing units, while decreasing the gate count for custom logic. Considering this trend, this work proposes a test planning method capable of reusing available processors as test sources and sinks, and the on-chip network as the test access mechanism. Experimental results are based on ITC'02 benchmarks and on two open core processors compliant with MIPS and SPARC instruction set. The results show that the cooperative use of both the on-chip network and the embedded processors can increase the test parallelism and reduce the test time without additional cost in area and pins.
引用
收藏
页码:62 / 63
页数:2
相关论文
共 50 条
  • [21] Perfect Difference Network for Network-on-Chip Architecture
    Gaikwad, Mahendra
    Patrikar, Rajendra
    [J]. INTERNATIONAL JOURNAL OF COMPUTER SCIENCE AND NETWORK SECURITY, 2009, 9 (12): : 286 - 290
  • [22] Reconfigurable Network-on-Chip Security Architecture
    Charles, Subodha
    Mishra, Prabhat
    [J]. ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2020, 25 (06)
  • [23] An interconnection architecture for network-on-chip systems
    Suboh, S.
    Bakhouya, M.
    Gaber, J.
    El-Ghazawi, T.
    [J]. TELECOMMUNICATION SYSTEMS, 2008, 37 (1-3) : 137 - 144
  • [24] An interconnection architecture for network-on-chip systems
    S. Suboh
    M. Bakhouya
    J. Gaber
    T. El-Ghazawi
    [J]. Telecommunication Systems, 2008, 37 : 137 - 144
  • [25] Network-on-Chip Architecture Exploration Framework
    Schoenwaldt, Timo
    Zimmermann, Jochen
    Bringmann, Oliver
    Rosenstiel, Wolfgang
    [J]. PROCEEDINGS OF THE 2009 12TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN, ARCHITECTURES, METHODS AND TOOLS, 2009, : 375 - 382
  • [26] RISO: Relaxed Network-on-Chip Isolation for Cloud Processors
    Lu, Hang
    Yan, Guihai
    Han, Yinhe
    Fu, Binzhang
    Li, Xiaowei
    [J]. 2013 50TH ACM / EDAC / IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2013,
  • [27] Hierarchical Architecture for Network-on-Chip Platform
    Lin, Liang-Yu
    Lin, Huang-Kai
    Wang, Cheng-Yeh
    Van, Lan-Da
    Jou, Jing-Yang
    [J]. 2009 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PROGRAM, 2009, : 343 - +
  • [28] Flexible router architecture for network-on-chip
    Sayed, Mostafa S.
    Shalaby, Ahmed
    El-Sayed, Mohamed
    Goulart, Victor
    [J]. COMPUTERS & MATHEMATICS WITH APPLICATIONS, 2012, 64 (05) : 1301 - 1310
  • [29] Energy-Efficient Multiple Network-on-Chip Architecture With Bandwidth Expansion
    Zhou, Wu
    Ouyang, Yiming
    Xu, Dongyu
    Huang, Zhengfeng
    Liang, Huaguo
    Wen, Xiaoqing
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2023, 31 (04) : 442 - 455
  • [30] Chain-Mapping for mesh based Network-on-Chip architecture
    Tavanpour, Misagh
    Khademzadeh, Ahmad
    Janidarmian, Majid
    [J]. IEICE ELECTRONICS EXPRESS, 2009, 6 (22): : 1535 - 1541