Non-Preemptive Test Scheduling for Network-on-Chip(NoC) Based Systems by Reusing NoC as TAM

被引:0
|
作者
Mali, Goutam [1 ]
Das, Suman [1 ]
Rahaman, Hafizur [1 ]
Giri, Chandan [1 ]
机构
[1] Bengal Engn & Sci Univ, Dept Informat Technol, Sibpur 711103, Howrah, India
关键词
Network-on-Chip; test scheduling; test access mechanism;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Network-on-Chip (NoC) is becoming a promising communication architecture for the next generation embedded cores based system chips. The reuse of NoC as test access mechanism (TAM) for the embedded cores reduces the test time of the system. However, NoC reuse is limited by the on-chip routing resources and some other constraints. Therefore, efficient test scheduling methods are required to provide feasible test time, opening with other constraints. In this paper we have proposed the non-preemptive test scheduling approach based on Genetic Algorithm (GA) formulation. Experimental results with the ITC'02 System-on-Chip(SOC) test benchmarks show that GA produces scheduling of cores with 33% lesser overall test time of the system compared to the method proposed in the literature.
引用
收藏
页码:268 / 271
页数:4
相关论文
共 50 条
  • [1] Techniques for Network-on-Chip (NoC) Design and Test
    Chattopadhyay, Santanu
    [J]. 2014 27TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2014 13TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID 2014), 2014, : 16 - 17
  • [2] VERSAL NETWORK-on-CHIP (NoC)
    Swarbrick, Ian
    Gaitonde, Dinesh
    Ahmad, Sagheer
    Jayadev, Bala
    Cuppett, Jeff
    Morshed, Abbas
    Gaide, Brian
    Arbel, Ygal
    [J]. 2019 IEEE SYMPOSIUM ON HIGH-PERFORMANCE INTERCONNECTS (HOTI 2019), 2019, : 13 - 17
  • [3] Cloud-based Evolutionary Algorithm for Network on Chip (NoC) Test Scheduling using NoC as TAMs
    Xu, Chuanpei
    Chrzanowska-Jeske, Malgorzata
    Zhang, Pu
    Hu, Cong
    [J]. EIGHTH INTERNATIONAL SYMPOSIUM ON PRECISION ENGINEERING MEASUREMENTS AND INSTRUMENTATION, 2013, 8759
  • [4] Interconnect intellectual property for Network-on-Chip (NoC)
    Liu, J
    Zheng, LR
    Tenhunen, H
    [J]. JOURNAL OF SYSTEMS ARCHITECTURE, 2004, 50 (2-3) : 65 - 79
  • [5] Photonic Network-on-Chip (NoC) Architectures for the High Performance Computing Systems
    Sarkar, Sayani
    Pal, Shantanu
    [J]. PROCEEDINGS OF 2018 IEEE APPLIED SIGNAL PROCESSING CONFERENCE (ASPCON), 2018, : 198 - 203
  • [6] A heuristic for peak power constrained design of network-on-chip (NoC) based multimode systems
    Bhojwani, P
    Mahapatra, R
    Kim, EJ
    Chen, T
    [J]. 18TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: POWER AWARE DESIGN OF VLSI SYSTEMS, 2005, : 124 - 129
  • [7] Hardware Trojan Mitigation Technique in Network-on-Chip (NoC)
    Hussain, Musharraf
    Baloach, Naveed Khan
    Ali, Gauhar
    ElAffendi, Mohammed
    Dhaou, Imed Ben
    Ullah, Syed Sajid
    Uddin, Mueen
    [J]. MICROMACHINES, 2023, 14 (04)
  • [8] ON DESIGN AND APPLICATION MAPPING OF A NETWORK-ON-CHIP (NOC) ARCHITECTURE
    Bahn, Jun Ho
    Lee, Seung Eun
    Yang, Yoon Seok
    Yang, Jungsook
    Bagherzadeh, Nader
    [J]. PARALLEL PROCESSING LETTERS, 2008, 18 (02) : 239 - 255
  • [9] On design and analysis of a feasible network-on-chip (NoC) architecture
    Bahn, Jun Ho
    Lee, Seung Eun
    Bagherzadeh, Nader
    [J]. INTERNATIONAL CONFERENCE ON INFORMATION TECHNOLOGY, PROCEEDINGS, 2007, : 1033 - +
  • [10] Injection Level Flow Control for Network-on-Chip (NoC)
    Tang, Minghua
    Lin, Xiaola
    [J]. JOURNAL OF INFORMATION SCIENCE AND ENGINEERING, 2011, 27 (02) : 527 - 544