ON DESIGN AND APPLICATION MAPPING OF A NETWORK-ON-CHIP (NOC) ARCHITECTURE

被引:18
|
作者
Bahn, Jun Ho [1 ]
Lee, Seung Eun [1 ]
Yang, Yoon Seok [1 ]
Yang, Jungsook [1 ]
Bagherzadeh, Nader [1 ]
机构
[1] Univ Calif Irvine, Dept Elect Engn & Comp Sci, Irvine, CA 92697 USA
关键词
chip-multiprocessor; parallel processing; network-on-chip (NoC); interconnection network; wormhole routing; adaptive router;
D O I
10.1142/S0129626408003363
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
As the number of integrated IP cores in the current System-on-Chips (SoCs) keeps increasing, communication requirements among cores can not be sufficiently satisfied using either traditional or multi-layer bus architectures because of their poor scalability and bandwidth limitation on a single bus. While new interconnection techniques have been explored to overcome such a limitation, the notion of utilizing Network-on-Chip (NoC) technologies for the future generation of high performance and low power chips for myriad of applications, in particular for wireless communication and multimedia processing, has been of great importance. In order for the NoC technologies to succeed, realistic specifications such as throughput, latency, moderate design complexity, programming model, and design tools are necessary requirements. For this purpose, we have covered some of the key and challenging design issues specific to the NoC architecture such as the router design, network interface (NI) issues, and complete system-level modeling. In this paper, we propose a multi-processor system platform adopting NoC techniques, called NePA (Afetwork-based Processor,Array). As a component of system platform, the fundamental NoC techniques including the router architecture and generic NI are defined and implemented adopting low power and clock efficient techniques. Using a high-level cycle-accurate simulation, various parameters relevant to its performance and its systematic modeling are extracted and analyzed. By combining various developed systematic models, we construct the tool chain to pursue hardware/software design tradeoffs necessary for better understanding of the NoC techniques. Finally utilizing implementation of parallel FFT algorithms on the homogeneous NePA, the feasibility and advantages of using NoC techniques are shown.
引用
收藏
页码:239 / 255
页数:17
相关论文
共 50 条
  • [1] On design and analysis of a feasible network-on-chip (NoC) architecture
    Bahn, Jun Ho
    Lee, Seung Eun
    Bagherzadeh, Nader
    [J]. INTERNATIONAL CONFERENCE ON INFORMATION TECHNOLOGY, PROCEEDINGS, 2007, : 1033 - +
  • [2] Performance Analysis of the Impact of Design Parameters to Network-on-Chip (NoC) Architecture
    Phing, Ng Yen
    Warip, M. N. Mohd
    Ehkan, Phaklen
    Zulkefli, F. W.
    Ahmad, R. Badlishah
    [J]. RECENT TRENDS IN INFORMATION AND COMMUNICATION TECHNOLOGY, 2018, 5 : 237 - 246
  • [3] Techniques for Network-on-Chip (NoC) Design and Test
    Chattopadhyay, Santanu
    [J]. 2014 27TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2014 13TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID 2014), 2014, : 16 - 17
  • [4] A Locally Reconfigurable Network-on-Chip Architecture and Application Mapping onto it
    Soumya, J.
    Sharma, Ashish
    Chattopadhyay, Santanu
    [J]. 18TH INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AND TEST, 2014,
  • [5] A survey on application mapping strategies for Network-on-Chip design
    Sahu, Pradip Kumar
    Chattopadhyay, Santanu
    [J]. JOURNAL OF SYSTEMS ARCHITECTURE, 2013, 59 (01) : 60 - 76
  • [6] VERSAL NETWORK-on-CHIP (NoC)
    Swarbrick, Ian
    Gaitonde, Dinesh
    Ahmad, Sagheer
    Jayadev, Bala
    Cuppett, Jeff
    Morshed, Abbas
    Gaide, Brian
    Arbel, Ygal
    [J]. 2019 IEEE SYMPOSIUM ON HIGH-PERFORMANCE INTERCONNECTS (HOTI 2019), 2019, : 13 - 17
  • [7] A Multi-objective Mapping Strategy for Application Specific Emesh Network-on-Chip (NoC)
    Zhang, Bixia
    Gu, Huaxi
    Tian, Sulei
    Li, Bin
    [J]. ADVANCES IN SWARM INTELLIGENCE, ICSI 2012, PT I, 2012, 7331 : 528 - 536
  • [8] Design Challenges for 3 Dimensional Network-on-Chip (NoC)
    AshokKumar, N.
    Nagarajan, P.
    Selvaperumal, SathishKumar
    Venkatramana, P.
    [J]. SUSTAINABLE COMMUNICATION NETWORKS AND APPLICATION, ICSCN 2019, 2020, 39 : 773 - 782
  • [9] Design of a performance enhanced and power reduced dual-crossbar Network-on-Chip (NoC) architecture
    Zhang, Yixuan
    Morris, Randy, Jr.
    Kodi, Avinash K.
    [J]. MICROPROCESSORS AND MICROSYSTEMS, 2011, 35 (02) : 110 - 118
  • [10] A fast topology partition based mapping algorithm for network-on-chip (NoC)
    Deng, Zhi
    Gu, Hua-Xi
    Yang, Yin-Tang
    Li, Hui
    [J]. Dianzi Yu Xinxi Xuebao/Journal of Electronics and Information Technology, 2011, 33 (12): : 3028 - 3034