ON DESIGN AND APPLICATION MAPPING OF A NETWORK-ON-CHIP (NOC) ARCHITECTURE

被引:18
|
作者
Bahn, Jun Ho [1 ]
Lee, Seung Eun [1 ]
Yang, Yoon Seok [1 ]
Yang, Jungsook [1 ]
Bagherzadeh, Nader [1 ]
机构
[1] Univ Calif Irvine, Dept Elect Engn & Comp Sci, Irvine, CA 92697 USA
关键词
chip-multiprocessor; parallel processing; network-on-chip (NoC); interconnection network; wormhole routing; adaptive router;
D O I
10.1142/S0129626408003363
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
As the number of integrated IP cores in the current System-on-Chips (SoCs) keeps increasing, communication requirements among cores can not be sufficiently satisfied using either traditional or multi-layer bus architectures because of their poor scalability and bandwidth limitation on a single bus. While new interconnection techniques have been explored to overcome such a limitation, the notion of utilizing Network-on-Chip (NoC) technologies for the future generation of high performance and low power chips for myriad of applications, in particular for wireless communication and multimedia processing, has been of great importance. In order for the NoC technologies to succeed, realistic specifications such as throughput, latency, moderate design complexity, programming model, and design tools are necessary requirements. For this purpose, we have covered some of the key and challenging design issues specific to the NoC architecture such as the router design, network interface (NI) issues, and complete system-level modeling. In this paper, we propose a multi-processor system platform adopting NoC techniques, called NePA (Afetwork-based Processor,Array). As a component of system platform, the fundamental NoC techniques including the router architecture and generic NI are defined and implemented adopting low power and clock efficient techniques. Using a high-level cycle-accurate simulation, various parameters relevant to its performance and its systematic modeling are extracted and analyzed. By combining various developed systematic models, we construct the tool chain to pursue hardware/software design tradeoffs necessary for better understanding of the NoC techniques. Finally utilizing implementation of parallel FFT algorithms on the homogeneous NePA, the feasibility and advantages of using NoC techniques are shown.
引用
收藏
页码:239 / 255
页数:17
相关论文
共 50 条
  • [41] Efficient Parallel Buffer Structure and Its Management Scheme for a Robust Network-on-Chip (NoC) Architecture
    Bahn, Jun Ho
    Bagherzadeh, Nader
    [J]. ADVANCES IN COMPUTER SCIENCE AND ENGINEERING, 2008, 6 : 98 - 105
  • [42] CPNoC: On Using Constraint Programming in Design of Network-on-Chip Architecture
    Demiriz, Ayhan
    Bagherzadeh, Nader
    Alhussein, Abdulaziz
    [J]. PROCEEDINGS OF THE 2013 21ST EUROMICRO INTERNATIONAL CONFERENCE ON PARALLEL, DISTRIBUTED, AND NETWORK-BASED PROCESSING, 2013, : 486 - 493
  • [43] An Efficient Application Core Mapping Algorithm for Wireless Network-on-Chip
    Reddy, B. Naresh Kumar
    Kar, Subrat
    [J]. 2021 IEEE 26TH PACIFIC RIM INTERNATIONAL SYMPOSIUM ON DEPENDABLE COMPUTING (PRDC 2021), 2021, : 157 - 160
  • [44] Design of Mesh & Torus Topologies for Network-on-Chip Application
    Bhople, Sonal S.
    Gaikwad, M. A.
    [J]. INTERNATIONAL JOURNAL OF COMPUTER SCIENCE AND NETWORK SECURITY, 2014, 14 (07): : 111 - 115
  • [45] Cluster-based application mapping method for Network-on-Chip
    Tosun, Suleyman
    [J]. ADVANCES IN ENGINEERING SOFTWARE, 2011, 42 (10) : 868 - 874
  • [46] Application-Specific Heterogeneous Network-on-Chip Design
    Demirbas, Dilek
    Akturk, Ismail
    Ozturk, Ozcan
    Gudukbay, Ugur
    [J]. COMPUTER JOURNAL, 2014, 57 (08): : 1117 - 1131
  • [47] A heuristic for peak power constrained design of network-on-chip (NoC) based multimode systems
    Bhojwani, P
    Mahapatra, R
    Kim, EJ
    Chen, T
    [J]. 18TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: POWER AWARE DESIGN OF VLSI SYSTEMS, 2005, : 124 - 129
  • [48] Quarc: a Novel Network-on-Chip Architecture
    Moadeli, M.
    Vanderbauwhede, W.
    Shahrabi, A.
    [J]. PROCEEDINGS OF THE 2008 14TH IEEE INTERNATIONAL CONFERENCE ON PARALLEL AND DISTRIBUTED SYSTEMS, 2008, : 705 - +
  • [49] Perfect Difference Network for Network-on-Chip Architecture
    Gaikwad, Mahendra
    Patrikar, Rajendra
    [J]. INTERNATIONAL JOURNAL OF COMPUTER SCIENCE AND NETWORK SECURITY, 2009, 9 (12): : 286 - 290
  • [50] Reconfigurable Network-on-Chip Security Architecture
    Charles, Subodha
    Mishra, Prabhat
    [J]. ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2020, 25 (06)