ON DESIGN AND APPLICATION MAPPING OF A NETWORK-ON-CHIP (NOC) ARCHITECTURE

被引:18
|
作者
Bahn, Jun Ho [1 ]
Lee, Seung Eun [1 ]
Yang, Yoon Seok [1 ]
Yang, Jungsook [1 ]
Bagherzadeh, Nader [1 ]
机构
[1] Univ Calif Irvine, Dept Elect Engn & Comp Sci, Irvine, CA 92697 USA
关键词
chip-multiprocessor; parallel processing; network-on-chip (NoC); interconnection network; wormhole routing; adaptive router;
D O I
10.1142/S0129626408003363
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
As the number of integrated IP cores in the current System-on-Chips (SoCs) keeps increasing, communication requirements among cores can not be sufficiently satisfied using either traditional or multi-layer bus architectures because of their poor scalability and bandwidth limitation on a single bus. While new interconnection techniques have been explored to overcome such a limitation, the notion of utilizing Network-on-Chip (NoC) technologies for the future generation of high performance and low power chips for myriad of applications, in particular for wireless communication and multimedia processing, has been of great importance. In order for the NoC technologies to succeed, realistic specifications such as throughput, latency, moderate design complexity, programming model, and design tools are necessary requirements. For this purpose, we have covered some of the key and challenging design issues specific to the NoC architecture such as the router design, network interface (NI) issues, and complete system-level modeling. In this paper, we propose a multi-processor system platform adopting NoC techniques, called NePA (Afetwork-based Processor,Array). As a component of system platform, the fundamental NoC techniques including the router architecture and generic NI are defined and implemented adopting low power and clock efficient techniques. Using a high-level cycle-accurate simulation, various parameters relevant to its performance and its systematic modeling are extracted and analyzed. By combining various developed systematic models, we construct the tool chain to pursue hardware/software design tradeoffs necessary for better understanding of the NoC techniques. Finally utilizing implementation of parallel FFT algorithms on the homogeneous NePA, the feasibility and advantages of using NoC techniques are shown.
引用
收藏
页码:239 / 255
页数:17
相关论文
共 50 条
  • [21] Adaptive instruction codec architecture design for network-on-chip
    Lee, Trong-Yen
    Huang, Chi-Han
    Liu, Min-Jea
    Chen, Jhen-Syuan
    [J]. COMPUTERS & ELECTRICAL ENGINEERING, 2016, 51 : 207 - 224
  • [22] The Design of a Network-On-Chip Architecture Based On An Avionic Protocol
    Ben Achballah, Ahmed
    Ben Saoud, Slim
    [J]. 2014 WORLD SYMPOSIUM ON COMPUTER APPLICATIONS & RESEARCH (WSCAR), 2014,
  • [23] Design of a Bufferless Photonic Clos Network-on-Chip Architecture
    Kao, Yu-Hsiang
    Chao, H. Jonathan
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 2014, 63 (03) : 764 - 776
  • [24] Dynamic Application Mapping Algorithm for Wireless Network-on-Chip
    Rezaei, Amin
    Daneshtalab, Masoud
    Zhao, Danella
    Safaei, Farshad
    Wang, Xiaohang
    Ebrahimi, Masoumeh
    [J]. 23RD EUROMICRO INTERNATIONAL CONFERENCE ON PARALLEL, DISTRIBUTED, AND NETWORK-BASED PROCESSING (PDP 2015), 2015, : 421 - 424
  • [25] Expansible Network-on-Chip Architecture
    Pedroso Pires, Ivan Luiz
    Zanata Alves, Marco Antonio
    Pessoa Albini, Luiz Carlos
    [J]. ADVANCES IN ELECTRICAL AND COMPUTER ENGINEERING, 2018, 18 (02) : 61 - 68
  • [26] Adapt-NoC: A Flexible Network-on-Chip Design for Heterogeneous Manycore Architectures
    Zheng, Hao
    Wang, Ke
    Louri, Ahmed
    [J]. 2021 27TH IEEE INTERNATIONAL SYMPOSIUM ON HIGH-PERFORMANCE COMPUTER ARCHITECTURE (HPCA 2021), 2021, : 723 - 735
  • [27] Multi-Application Mapping onto a Switch-Based Reconfigurable Network-on-Chip Architecture
    Soumya, J.
    Babu, K. Niranjan
    Chattopadhyay, Santanu
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2017, 26 (11)
  • [28] LPNet: A DNN based latency prediction technique for application mapping in Network-on-Chip design
    Sambangi, Ramesh
    Manghnani, Hitesh
    Chattopadhyay, Santanu
    [J]. MICROPROCESSORS AND MICROSYSTEMS, 2021, 87
  • [29] Multi-Application Network-on-Chip Design using Global Mapping and Local Reconfiguration
    Soumya, J.
    Sharma, Ashish
    Chattopadhyay, Santanu
    [J]. ACM TRANSACTIONS ON RECONFIGURABLE TECHNOLOGY AND SYSTEMS, 2014, 7 (02)
  • [30] Hardware Trojan Mitigation Technique in Network-on-Chip (NoC)
    Hussain, Musharraf
    Baloach, Naveed Khan
    Ali, Gauhar
    ElAffendi, Mohammed
    Dhaou, Imed Ben
    Ullah, Syed Sajid
    Uddin, Mueen
    [J]. MICROMACHINES, 2023, 14 (04)