Design of a Bufferless Photonic Clos Network-on-Chip Architecture

被引:17
|
作者
Kao, Yu-Hsiang [1 ]
Chao, H. Jonathan [2 ]
机构
[1] NYU, Polytech Inst, Dept Elect & Comp Engn, Astoria, NY 11103 USA
[2] NYU, Polytech Inst, Dept Elect & Comp Engn, Brooklyn, NY 11201 USA
关键词
Network-on-chip; silicon photonics; Clos network; bufferless NoC; INPUT;
D O I
10.1109/TC.2012.250
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
On-chip photonic waveguides have been proposed as a feasible replacement for the long interconnects that cause speed and power bottlenecks. Along with recent advancements in nanophotonic technologies, we believe that combining on-chip waveguides with high-radix Network on Chip (NoC) topologies is a promising way to improve NoC performance. In this paper, we propose the BufferLess phOtonic ClOs Network (BLOCON) to exploit silicon photonics. We propose a scheduling algorithm named Sustained and Informed Dual Round-Robin Matching (SIDRRM) to solve the output contention problem, a path allocation scheme named Distributed and Informed Path Allocation (DIPA) to solve the Clos network routing problem, and a methodology to achieve an optimal off-chip laser-power budget. In the simulation results, we show that with SIDRRM and DIPA, BLOCON improves the delay and on-chip power performance of the compared electrical and photonic NoC architectures over synthetic traffic patterns and SPLASH-2 traces.
引用
收藏
页码:764 / 776
页数:13
相关论文
共 50 条
  • [1] Design of a Hierarchical Clos-Benes Optical Network-on-Chip Architecture
    Yao, Renjie
    Ye, Yaoyao
    Liu, Weichen
    2019 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI 2019), 2019, : 525 - 530
  • [2] An Approximate Bufferless Network-on-Chip
    Wang, Ling
    Wang, Xiaohang
    Wang, Yadong
    IEEE ACCESS, 2019, 7 : 141516 - 141532
  • [3] On the design of a photonic network-on-chip
    Shacham, Assaf
    Bergman, Keren
    Carloni, Luca P.
    NOCS 2007: FIRST INTERNATIONAL SYMPOSIUM ON NETWORKS-ON-CHIP, PROCEEDINGS, 2007, : 53 - +
  • [4] A bufferless optical network-on-chip router
    Zhang, Na
    Gu, Huaxi
    Yang, Yintang
    Chen, Zheng
    Chen, Ke
    IEICE ELECTRONICS EXPRESS, 2013, 10 (21):
  • [5] Aurora: A Thermally Resilient Photonic Network-on-Chip Architecture
    Qouneh, Amer
    Li, Zhongqi
    Joshi, Madhura
    Zhang, Wangyuan
    Fu, Xin
    Li, Tao
    2012 IEEE 30TH INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2012, : 379 - 386
  • [6] Customizing Clos Network-on-Chip for Neural Networks
    Hojabr, Reza
    Modarressi, Mehdi
    Daneshtalab, Masoud
    Yasoubi, Ali
    Khonsari, Ahmad
    IEEE TRANSACTIONS ON COMPUTERS, 2017, 66 (11) : 1865 - 1877
  • [7] Application of Butterfly Clos-Network in Network-on-Chip
    Liu, Hui
    Xie, Linquan
    Liu, Jiansheng
    Ding, Lei
    SCIENTIFIC WORLD JOURNAL, 2014,
  • [8] A load balancing bufferless deflection router for network-on-chip
    Zhou Xiaofeng
    Zhu Zhangming
    Zhou Duan
    JOURNAL OF SEMICONDUCTORS, 2016, 37 (07)
  • [9] A novel distributed congestion control for bufferless network-on-chip
    Yan, Jili
    Lai, Guoming
    Lin, Xiaola
    JOURNAL OF SUPERCOMPUTING, 2014, 68 (02): : 849 - 866
  • [10] Simple method to reduce congestion in bufferless network-on-chip
    Oxman, G.
    Weiss, S.
    ELECTRONICS LETTERS, 2014, 50 (08) : 581 - 582