Design of a Bufferless Photonic Clos Network-on-Chip Architecture

被引:17
|
作者
Kao, Yu-Hsiang [1 ]
Chao, H. Jonathan [2 ]
机构
[1] NYU, Polytech Inst, Dept Elect & Comp Engn, Astoria, NY 11103 USA
[2] NYU, Polytech Inst, Dept Elect & Comp Engn, Brooklyn, NY 11201 USA
关键词
Network-on-chip; silicon photonics; Clos network; bufferless NoC; INPUT;
D O I
10.1109/TC.2012.250
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
On-chip photonic waveguides have been proposed as a feasible replacement for the long interconnects that cause speed and power bottlenecks. Along with recent advancements in nanophotonic technologies, we believe that combining on-chip waveguides with high-radix Network on Chip (NoC) topologies is a promising way to improve NoC performance. In this paper, we propose the BufferLess phOtonic ClOs Network (BLOCON) to exploit silicon photonics. We propose a scheduling algorithm named Sustained and Informed Dual Round-Robin Matching (SIDRRM) to solve the output contention problem, a path allocation scheme named Distributed and Informed Path Allocation (DIPA) to solve the Clos network routing problem, and a methodology to achieve an optimal off-chip laser-power budget. In the simulation results, we show that with SIDRRM and DIPA, BLOCON improves the delay and on-chip power performance of the compared electrical and photonic NoC architectures over synthetic traffic patterns and SPLASH-2 traces.
引用
收藏
页码:764 / 776
页数:13
相关论文
共 50 条
  • [21] Mesh-tree architecture for network-on-chip design
    Jeang, Yuan-Long
    Wey, Tzuu-Shaang
    Wang, Hung-Yu
    Hung, Chung-Wei
    Second International Conference on Innovative Computing, Information and Control, ICICIC 2007, 2007,
  • [22] DoLaR: Double Layer Routing for Bufferless Mesh Network-on-Chip
    Kunthara, Rose George
    Neethu, K.
    James, Rekha K.
    Sleeba, Simi Zerine
    Jose, John
    PROCEEDINGS OF THE 2019 IEEE REGION 10 CONFERENCE (TENCON 2019): TECHNOLOGY, KNOWLEDGE, AND SOCIETY, 2019, : 400 - 405
  • [23] ON DESIGN AND APPLICATION MAPPING OF A NETWORK-ON-CHIP (NOC) ARCHITECTURE
    Bahn, Jun Ho
    Lee, Seung Eun
    Yang, Yoon Seok
    Yang, Jungsook
    Bagherzadeh, Nader
    PARALLEL PROCESSING LETTERS, 2008, 18 (02) : 239 - 255
  • [24] Adaptive instruction codec architecture design for network-on-chip
    Lee, Trong-Yen
    Huang, Chi-Han
    Liu, Min-Jea
    Chen, Jhen-Syuan
    COMPUTERS & ELECTRICAL ENGINEERING, 2016, 51 : 207 - 224
  • [25] On design and analysis of a feasible network-on-chip (NoC) architecture
    Bahn, Jun Ho
    Lee, Seung Eun
    Bagherzadeh, Nader
    INTERNATIONAL CONFERENCE ON INFORMATION TECHNOLOGY, PROCEEDINGS, 2007, : 1033 - +
  • [26] The Design of a Network-On-Chip Architecture Based On An Avionic Protocol
    Ben Achballah, Ahmed
    Ben Saoud, Slim
    2014 WORLD SYMPOSIUM ON COMPUTER APPLICATIONS & RESEARCH (WSCAR), 2014,
  • [27] Photonic network-on-chip architecture using 3D integration
    Biberman, Aleksandr
    Sherwood-Droz, Nicolas
    Zhu, Xiaoliang
    Preston, Kyle
    Hendry, Gilbert
    Levy, Jacob S.
    Chan, Johnnie
    Wang, Howard
    Lipson, Michal
    Bergman, Keren
    OPTOELECTRONIC INTEGRATED CIRCUITS XIII, 2011, 7942
  • [28] Expansible Network-on-Chip Architecture
    Pedroso Pires, Ivan Luiz
    Zanata Alves, Marco Antonio
    Pessoa Albini, Luiz Carlos
    ADVANCES IN ELECTRICAL AND COMPUTER ENGINEERING, 2018, 18 (02) : 61 - 68
  • [29] LDBR: Low-deflection bufferless router for cost-sensitive network-on-chip design
    Li, Yuhai
    Mei, Kuizhi
    Liu, Yuehu
    Zheng, Nanning
    Xu, Yi
    MICROPROCESSORS AND MICROSYSTEMS, 2014, 38 (07) : 669 - 680
  • [30] Service- oriented Architecture Design for Virtualization in Network-on-Chip
    Huang, Chun-Hsian
    Tseng, Kwuan-Wei
    Hsiung, Pao-Ann
    2016 INTERNATIONAL COMPUTER SYMPOSIUM (ICS), 2016, : 108 - 113