Design of a Bufferless Photonic Clos Network-on-Chip Architecture

被引:17
|
作者
Kao, Yu-Hsiang [1 ]
Chao, H. Jonathan [2 ]
机构
[1] NYU, Polytech Inst, Dept Elect & Comp Engn, Astoria, NY 11103 USA
[2] NYU, Polytech Inst, Dept Elect & Comp Engn, Brooklyn, NY 11201 USA
关键词
Network-on-chip; silicon photonics; Clos network; bufferless NoC; INPUT;
D O I
10.1109/TC.2012.250
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
On-chip photonic waveguides have been proposed as a feasible replacement for the long interconnects that cause speed and power bottlenecks. Along with recent advancements in nanophotonic technologies, we believe that combining on-chip waveguides with high-radix Network on Chip (NoC) topologies is a promising way to improve NoC performance. In this paper, we propose the BufferLess phOtonic ClOs Network (BLOCON) to exploit silicon photonics. We propose a scheduling algorithm named Sustained and Informed Dual Round-Robin Matching (SIDRRM) to solve the output contention problem, a path allocation scheme named Distributed and Informed Path Allocation (DIPA) to solve the Clos network routing problem, and a methodology to achieve an optimal off-chip laser-power budget. In the simulation results, we show that with SIDRRM and DIPA, BLOCON improves the delay and on-chip power performance of the compared electrical and photonic NoC architectures over synthetic traffic patterns and SPLASH-2 traces.
引用
收藏
页码:764 / 776
页数:13
相关论文
共 50 条
  • [31] Optical Ring Network-on-Chip (ORNoC): Architecture and Design Methodology
    Le Beux, Sebastien
    Trajkovic, Jelena
    O'Connor, Ian
    Nicolescu, Gabriela
    Bois, Guy
    Paulin, Pierre
    2011 DESIGN, AUTOMATION & TEST IN EUROPE (DATE), 2011, : 788 - 793
  • [32] Subnetwork Based Traffic Aware Rerouting for CMesh Bufferless Network-on-Chip
    Kunthara, Rose George
    James, Rekha K.
    Sleeba, Simi Zerine
    Jose, John
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2024, 33 (12)
  • [33] CPNoC: On Using Constraint Programming in Design of Network-on-Chip Architecture
    Demiriz, Ayhan
    Bagherzadeh, Nader
    Alhussein, Abdulaziz
    PROCEEDINGS OF THE 2013 21ST EUROMICRO INTERNATIONAL CONFERENCE ON PARALLEL, DISTRIBUTED, AND NETWORK-BASED PROCESSING, 2013, : 486 - 493
  • [34] Quarc: a Novel Network-on-Chip Architecture
    Moadeli, M.
    Vanderbauwhede, W.
    Shahrabi, A.
    PROCEEDINGS OF THE 2008 14TH IEEE INTERNATIONAL CONFERENCE ON PARALLEL AND DISTRIBUTED SYSTEMS, 2008, : 705 - +
  • [35] Perfect Difference Network for Network-on-Chip Architecture
    Gaikwad, Mahendra
    Patrikar, Rajendra
    INTERNATIONAL JOURNAL OF COMPUTER SCIENCE AND NETWORK SECURITY, 2009, 9 (12): : 286 - 290
  • [36] Reconfigurable Network-on-Chip Security Architecture
    Charles, Subodha
    Mishra, Prabhat
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2020, 25 (06)
  • [37] An interconnection architecture for network-on-chip systems
    Suboh, S.
    Bakhouya, M.
    Gaber, J.
    El-Ghazawi, T.
    TELECOMMUNICATION SYSTEMS, 2008, 37 (1-3) : 137 - 144
  • [38] An interconnection architecture for network-on-chip systems
    S. Suboh
    M. Bakhouya
    J. Gaber
    T. El-Ghazawi
    Telecommunication Systems, 2008, 37 : 137 - 144
  • [39] Network-on-Chip Architecture Exploration Framework
    Schoenwaldt, Timo
    Zimmermann, Jochen
    Bringmann, Oliver
    Rosenstiel, Wolfgang
    PROCEEDINGS OF THE 2009 12TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN, ARCHITECTURES, METHODS AND TOOLS, 2009, : 375 - 382
  • [40] Hierarchical Architecture for Network-on-Chip Platform
    Lin, Liang-Yu
    Lin, Huang-Kai
    Wang, Cheng-Yeh
    Van, Lan-Da
    Jou, Jing-Yang
    2009 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PROGRAM, 2009, : 343 - +