Subnetwork Based Traffic Aware Rerouting for CMesh Bufferless Network-on-Chip

被引:0
|
作者
Kunthara, Rose George [1 ]
James, Rekha K. [1 ]
Sleeba, Simi Zerine [2 ]
Jose, John [3 ]
机构
[1] HCAH India, Hyderabad, India
[2] HCAH India, Hyderabad, India
[3] HCAH India, Hyderabad, India
关键词
Network-on-Chip; CMesh; bufferless router; deflection rate; average latency; throughput; DESIGN; ARCHITECTURE; ROUTER; POWER;
D O I
10.1142/S0218126624502074
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
On-chip interconnection networks are primarily designed for efficient, high-performance Tiled Chip Multi-Processors (TCMP) architectures. Bufferless Network-on-Chip (NoC) is a better design option owing to their simpler router structure, area and power efficiency. Deflection routers have similar network performance of buffered designs at low to medium network traffic as deflections are minimal. But when network load increases, deflections also rise rapidly leading to poor network performance because of increased latency, power dissipation and unbalanced traffic. In this work, we propose a subnetwork based adaptive Concentrated Mesh (CMesh) bufferless router where deflections are considerably reduced by redirecting competing flit in one subnetwork to vacant port of the other subnetwork without any additional cycle latency. Simulations conducted over two-dimensional and multidimensional CMesh networks show that our topologically independent, adaptive deflection routing mechanism provides better network load balance and improves performance by minimizing unbounded deflections when compared to designs under consideration.
引用
收藏
页数:33
相关论文
共 50 条
  • [1] An Approximate Bufferless Network-on-Chip
    Wang, Ling
    Wang, Xiaohang
    Wang, Yadong
    IEEE ACCESS, 2019, 7 : 141516 - 141532
  • [2] A bufferless optical network-on-chip router
    Zhang, Na
    Gu, Huaxi
    Yang, Yintang
    Chen, Zheng
    Chen, Ke
    IEICE ELECTRONICS EXPRESS, 2013, 10 (21):
  • [3] Traffic Aware Deflection Rerouting Mechanism for Mesh Network on Chip
    Sleeba, Simi Zerine
    Jose, John
    Palesi, Maurizio
    James, Rekha K.
    Mini, M. G.
    PROCEEDINGS OF THE 2018 26TH IFIP/IEEE INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION (VLSI-SOC), 2018, : 25 - 30
  • [4] A load balancing bufferless deflection router for network-on-chip
    Zhou Xiaofeng
    Zhu Zhangming
    Zhou Duan
    JOURNAL OF SEMICONDUCTORS, 2016, 37 (07)
  • [5] Traffic-Aware Application Mapping for Network-on-Chip based Multiprocessor System-on-Chip
    Yang, Lei
    Liu, Weichen
    Jiang, Weiwen
    Zhang, Wei
    Li, Mengquan
    Yi, Juan
    Liu, Duo
    Sha, Edwin H. -M.
    2015 IEEE 17TH INTERNATIONAL CONFERENCE ON HIGH PERFORMANCE COMPUTING AND COMMUNICATIONS, 2015 IEEE 7TH INTERNATIONAL SYMPOSIUM ON CYBERSPACE SAFETY AND SECURITY, AND 2015 IEEE 12TH INTERNATIONAL CONFERENCE ON EMBEDDED SOFTWARE AND SYSTEMS (ICESS), 2015, : 571 - 576
  • [6] A novel distributed congestion control for bufferless network-on-chip
    Yan, Jili
    Lai, Guoming
    Lin, Xiaola
    JOURNAL OF SUPERCOMPUTING, 2014, 68 (02): : 849 - 866
  • [7] Simple method to reduce congestion in bufferless network-on-chip
    Oxman, G.
    Weiss, S.
    ELECTRONICS LETTERS, 2014, 50 (08) : 581 - 582
  • [8] A load balancing bufferless deflection router for network-on-chip
    周小锋
    朱樟明
    周端
    Journal of Semiconductors, 2016, 37 (07) : 108 - 115
  • [9] FaFNoC: a Fault-tolerant and Bufferless Network-on-chip
    Runge, Armin
    10TH INTERNATIONAL CONFERENCE ON FUTURE NETWORKS AND COMMUNICATIONS (FNC 2015) / THE 12TH INTERNATIONAL CONFERENCE ON MOBILE SYSTEMS AND PERVASIVE COMPUTING (MOBISPC 2015) AFFILIATED WORKSHOPS, 2015, 56 : 397 - 402
  • [10] Design of a Bufferless Photonic Clos Network-on-Chip Architecture
    Kao, Yu-Hsiang
    Chao, H. Jonathan
    IEEE TRANSACTIONS ON COMPUTERS, 2014, 63 (03) : 764 - 776