Subnetwork Based Traffic Aware Rerouting for CMesh Bufferless Network-on-Chip

被引:0
|
作者
Kunthara, Rose George [1 ]
James, Rekha K. [1 ]
Sleeba, Simi Zerine [2 ]
Jose, John [3 ]
机构
[1] HCAH India, Hyderabad, India
[2] HCAH India, Hyderabad, India
[3] HCAH India, Hyderabad, India
关键词
Network-on-Chip; CMesh; bufferless router; deflection rate; average latency; throughput; DESIGN; ARCHITECTURE; ROUTER; POWER;
D O I
10.1142/S0218126624502074
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
On-chip interconnection networks are primarily designed for efficient, high-performance Tiled Chip Multi-Processors (TCMP) architectures. Bufferless Network-on-Chip (NoC) is a better design option owing to their simpler router structure, area and power efficiency. Deflection routers have similar network performance of buffered designs at low to medium network traffic as deflections are minimal. But when network load increases, deflections also rise rapidly leading to poor network performance because of increased latency, power dissipation and unbalanced traffic. In this work, we propose a subnetwork based adaptive Concentrated Mesh (CMesh) bufferless router where deflections are considerably reduced by redirecting competing flit in one subnetwork to vacant port of the other subnetwork without any additional cycle latency. Simulations conducted over two-dimensional and multidimensional CMesh networks show that our topologically independent, adaptive deflection routing mechanism provides better network load balance and improves performance by minimizing unbounded deflections when compared to designs under consideration.
引用
收藏
页数:33
相关论文
共 50 条
  • [31] A Power, Thermal and Reliability-Aware Network-on-Chip
    Sharma, Ashish
    Gupta, Yogendra
    Yadav, Sonal
    Bhargava, Lava
    Gaur, Manoj Singh
    Laxmi, Vijay
    2017 3RD IEEE INTERNATIONAL SYMPOSIUM ON NANOELECTRONIC AND INFORMATION SYSTEMS (INIS), 2017, : 243 - 245
  • [32] Designing Data-Aware Network-on-Chip for Performance
    Das, Abhijit
    Jose, John
    2022 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI 2022), 2022, : 428 - 433
  • [33] A network traffic generator model for fast network-on-chip simulation
    Mahadevan, S
    Angiolini, F
    Storgaard, M
    Olsen, RG
    Sparso, J
    Madsen, J
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2005, : 780 - 785
  • [34] Design and implementation of congestion aware router for network-on-chip
    Balakrishnan, Melvin T.
    Venkatesh, T. G.
    Bhaskar, A. Vijaya
    INTEGRATION-THE VLSI JOURNAL, 2023, 88 : 43 - 57
  • [35] Transaction-aware network-on-chip resource reservation
    IME, Tsinghua University, China
    不详
    不详
    不详
    IEEE Comput. Archit. Lett., 2008, 2 (53-56):
  • [36] A Monitoring-Aware Network-on-Chip Design Flow
    Ciordas, Calin
    Hansson, Andreas
    Goossens, Kees
    Basten, Twan
    DSD 2006: 9TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN: ARCHITECTURES, METHODS AND TOOLS, PROCEEDINGS, 2006, : 97 - +
  • [37] A monitoring-aware network-on-chip design flow
    Ciordas, Calin
    Hansson, Andreas
    Goossens, Kees
    Basten, Twan
    JOURNAL OF SYSTEMS ARCHITECTURE, 2008, 54 (3-4) : 397 - 410
  • [38] Congestion-Aware Network-on-Chip Router Architecture
    Wang, Chifeng
    Hu, Wen-Hsiang
    Bagherzadeh, Nader
    15TH CSI INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE AND DIGITAL SYSTEMS (CADS 2010), 2010, : 137 - 144
  • [39] Communication Aware Design Method for Optical Network-on-Chip
    Sepulveda, Johanna
    Le Beux, Sebastien
    Luo, Jiating
    Killian, Cedric
    Chillet, Daniel
    Li, Hui
    O'Connor, Ian
    Sentieys, Olivier
    2015 IEEE 9TH INTERNATIONAL SYMPOSIUM ON EMBEDDED MULTICORE/MANYCORE SYSTEMS-ON-CHIP (MCSOC), 2015, : 243 - 250
  • [40] Temperature-aware Wireless Network-on-Chip Architecture
    Shamim, Md Shahriar
    Mhatre, Aniket
    Mansoor, Naseef
    Ganguly, Amlan
    Tsouri, Gill
    2014 INTERNATIONAL GREEN COMPUTING CONFERENCE (IGCC), 2014,