Subnetwork Based Traffic Aware Rerouting for CMesh Bufferless Network-on-Chip

被引:0
|
作者
Kunthara, Rose George [1 ]
James, Rekha K. [1 ]
Sleeba, Simi Zerine [2 ]
Jose, John [3 ]
机构
[1] HCAH India, Hyderabad, India
[2] HCAH India, Hyderabad, India
[3] HCAH India, Hyderabad, India
关键词
Network-on-Chip; CMesh; bufferless router; deflection rate; average latency; throughput; DESIGN; ARCHITECTURE; ROUTER; POWER;
D O I
10.1142/S0218126624502074
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
On-chip interconnection networks are primarily designed for efficient, high-performance Tiled Chip Multi-Processors (TCMP) architectures. Bufferless Network-on-Chip (NoC) is a better design option owing to their simpler router structure, area and power efficiency. Deflection routers have similar network performance of buffered designs at low to medium network traffic as deflections are minimal. But when network load increases, deflections also rise rapidly leading to poor network performance because of increased latency, power dissipation and unbalanced traffic. In this work, we propose a subnetwork based adaptive Concentrated Mesh (CMesh) bufferless router where deflections are considerably reduced by redirecting competing flit in one subnetwork to vacant port of the other subnetwork without any additional cycle latency. Simulations conducted over two-dimensional and multidimensional CMesh networks show that our topologically independent, adaptive deflection routing mechanism provides better network load balance and improves performance by minimizing unbounded deflections when compared to designs under consideration.
引用
收藏
页数:33
相关论文
共 50 条
  • [21] Thermal/Traffic-aware 3D Network-on-Chip (NoC) Designs
    Wu, An-Yeu
    NINTH INTERNATIONAL WORKSHOP ON NETWORK ON CHIP ARCHITECTURES, NOCARC 2016, 2016, : 1 - 2
  • [22] Traffic Driven Automated Synthesis of Network-on-Chip from Physically Aware Behavioral Specification
    Gangwar, Anup
    Xu, Zheng
    Agarwal, Nitin Kumar
    Sreedharan, Ravishankar
    Prasad, Ambica
    2019 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI 2019), 2019, : 122 - 127
  • [23] A Traffic-aware Adaptive Routing Algorithm on a Highly Reconfigurable Network-on-Chip Architecture
    Qian, Zhiliang
    Bogdan, Paul
    Wei, Guopeng
    Tsui, Chi-Ying
    Marculescu, Radu
    CODES+ISSS'12:PROCEEDINGS OF THE TENTH ACM INTERNATIONAL CONFERENCE ON HARDWARE/SOFTWARE-CODESIGN AND SYSTEM SYNTHESIS, 2012, : 161 - 170
  • [24] A New Multicast Aware Optical Network-on-Chip
    Zhu, Lijing
    Chen, Zheng
    Gu, Huaxi
    2016 15TH INTERNATIONAL CONFERENCE ON OPTICAL COMMUNICATIONS AND NETWORKS (ICOCN), 2016,
  • [25] A virtual channel network-on-chip for GT and BE traffic
    Kavaldjiev, Nikolay
    Smit, Gerard J. M.
    Jansen, Pierre G.
    Wolkotte, Pascal T.
    IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS: EMERGING VLSI TECHNOLOGIES AND ARCHITECTURES, 2006, : 211 - +
  • [26] A Reliability Aware Application Mapping onto Mesh based Network-on-Chip
    Chatterjee, Navonil
    Reddy, Sheshivardhan
    Reddy, Shilpa
    Chattopadhyay, Santanu
    2016 3RD INTERNATIONAL CONFERENCE ON RECENT ADVANCES IN INFORMATION TECHNOLOGY (RAIT), 2016, : 537 - 542
  • [27] Energy Aware Parallel Scheduling Techniques for Network-on-Chip Based Systems
    Yusuf, Bichi Bashir
    Maqsood, Tahir
    Rehman, Faisal
    Madani, Sajjad A.
    IEEE ACCESS, 2021, 9 : 38778 - 38791
  • [28] A Diffusional Schedule for Traffic Reducing on Network-on-Chip
    Wang, Jihe
    Zhang, Meng
    Qiu, Meikang
    2018 5TH IEEE INTERNATIONAL CONFERENCE ON CYBER SECURITY AND CLOUD COMPUTING (IEEE CSCLOUD 2018) / 2018 4TH IEEE INTERNATIONAL CONFERENCE ON EDGE COMPUTING AND SCALABLE CLOUD (IEEE EDGECOM 2018), 2018, : 206 - 210
  • [29] Mapping of IP cores to network-on-chip architectures based on traffic loads
    Wu, CM
    Chi, HC
    Lee, MC
    2005 6TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, BOOKS 1 AND 2, 2005, : 874 - 877
  • [30] An Enhanced Debug-Aware Network Interface for Network-on-Chip
    Neishaburi, M. H.
    Zilic, Zeljko
    2012 13TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2012, : 709 - 716