Mapping of IP cores to network-on-chip architectures based on traffic loads

被引:0
|
作者
Wu, CM [1 ]
Chi, HC [1 ]
Lee, MC [1 ]
机构
[1] Natl Dong Hwa Univ, Dept Comp Sci & Informat Engn, Hualien, Taiwan
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we propose a scheme that automatically maps IP cores onto the network-on-chip architecture in SoC design. Our algorithm provides an efficient solution for satisfying design constraints, bandwidth of links, latency of communication paths, and average communication traffic. Two regular topologies, including mesh and torus, are assumed for the network. The X-Y routing and adaptive routing schemes are used to simulate the network for our algorithm. Experimental results show that our proposed algorithm decreases the required bandwidth of links compared to existing algorithms.
引用
收藏
页码:874 / 877
页数:4
相关论文
共 50 条
  • [1] Area Utilization Based Mapping for Network-on-Chip Architectures with Over-Sized IP Cores
    Chi, Hsin-Chou
    Ferng, Jr-Fen
    Hsieh, Yu-Chen
    [J]. 2012 IEEE 14TH INTERNATIONAL CONFERENCE ON HIGH PERFORMANCE COMPUTING AND COMMUNICATIONS & 2012 IEEE 9TH INTERNATIONAL CONFERENCE ON EMBEDDED SOFTWARE AND SYSTEMS (HPCC-ICESS), 2012, : 1520 - 1525
  • [2] Network-on-Chip interconnect for pairing-based cryptographic IP cores
    English, Tom
    Popovici, Emanuel
    Keller, Maurice
    Marnane, W. P.
    [J]. JOURNAL OF SYSTEMS ARCHITECTURE, 2011, 57 (01) : 95 - 108
  • [3] Application mapping algorithms for mesh-based network-on-chip architectures
    Tosun, Suleyman
    Ozturk, Ozcan
    Ozkan, Erencan
    Ozen, Meltem
    [J]. JOURNAL OF SUPERCOMPUTING, 2015, 71 (03): : 995 - 1017
  • [4] Application mapping algorithms for mesh-based network-on-chip architectures
    Suleyman Tosun
    Ozcan Ozturk
    Erencan Ozkan
    Meltem Ozen
    [J]. The Journal of Supercomputing, 2015, 71 : 995 - 1017
  • [5] A technique for low energy mapping and routing in network-on-chip architectures
    Srinivasan, K
    Chatha, KS
    [J]. ISLPED '05: PROCEEDINGS OF THE 2005 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2005, : 387 - 392
  • [6] A unified approach to constrained mapping and routing on network-on-chip architectures
    Hansson, A
    Goossens, K
    Radulescu, A
    [J]. 2005 INTERNATIONAL CONFERENCE ON HARDWARE/SOFTWARE CODESIGN AND SYSTEM SYNTHESIS, 2005, : 75 - 80
  • [7] Traffic-Aware Application Mapping for Network-on-Chip based Multiprocessor System-on-Chip
    Yang, Lei
    Liu, Weichen
    Jiang, Weiwen
    Zhang, Wei
    Li, Mengquan
    Yi, Juan
    Liu, Duo
    Sha, Edwin H. -M.
    [J]. 2015 IEEE 17TH INTERNATIONAL CONFERENCE ON HIGH PERFORMANCE COMPUTING AND COMMUNICATIONS, 2015 IEEE 7TH INTERNATIONAL SYMPOSIUM ON CYBERSPACE SAFETY AND SECURITY, AND 2015 IEEE 12TH INTERNATIONAL CONFERENCE ON EMBEDDED SOFTWARE AND SYSTEMS (ICESS), 2015, : 571 - 576
  • [8] An Energy-Aware Mapping Algorithm for Mesh-based Network-on-Chip Architectures
    Sun, Jin
    Zhang, Yi
    [J]. PROCEEDINGS OF 2017 IEEE INTERNATIONAL CONFERENCE ON PROGRESS IN INFORMATICS AND COMPUTING (PIC 2017), 2017, : 357 - 361
  • [9] Contention-aware Application Mapping for Network-on-Chip Communication Architectures
    Chou, Chen-Ling
    Marculescu, Radu
    [J]. 2008 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, 2008, : 164 - 169
  • [10] The Analyzes of Network-on-Chip Architectures Based on NOXIM Simulator
    Van-Nam Dinh
    Mau-Viet Ho
    Van-Cuong Nguyen
    Tung-Son Ngo
    Charles, Effiong
    [J]. ADVANCES IN INFORMATION AND COMMUNICATION TECHNOLOGY, 2017, 538 : 603 - 611