Network-on-Chip interconnect for pairing-based cryptographic IP cores

被引:4
|
作者
English, Tom [1 ]
Popovici, Emanuel [1 ]
Keller, Maurice [1 ]
Marnane, W. P. [1 ]
机构
[1] Univ Coll Cork, Dept Elect & Elect Engn, Cork, Ireland
关键词
Interconnect; Network-on-Chip; Cryptography; Tate Pairing; NOC;
D O I
10.1016/j.sysarc.2010.10.006
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
On-chip data traffic in cryptographic circuits often consists of very long words or large groups of smaller words exchanged between processing elements. The resulting wide cross-chip buses exhibit power, congestion and scalability problems. In this paper, two case study cryptographic IP cores with demanding interconnect requirements are implemented on 65 nm CMOS. Lightweight, custom bus-replacement Networks-on-Chip (NoCs) have been developed for both cores. Results show that eliminating the 251-bit-wide cross-chip cryptographic buses dramatically improves the quality of physical implementation. The results have applicability to wire-constrained designs in other domains. (C) 2010 Elsevier B.V. All rights reserved.
引用
收藏
页码:95 / 108
页数:14
相关论文
共 50 条
  • [1] Reusable XGFT interconnect IP for network-on-chip implementations
    Kariniemi, H
    Nurmi, J
    [J]. 2004 INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP, PROCEEDINGS, 2004, : 95 - 102
  • [2] Mapping of IP cores to network-on-chip architectures based on traffic loads
    Wu, CM
    Chi, HC
    Lee, MC
    [J]. 2005 6TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, BOOKS 1 AND 2, 2005, : 874 - 877
  • [3] A pairing-based cryptographic approach for data security in the cloud
    Miguel Morales-Sandoval
    Jose Luis Gonzalez-Compean
    Arturo Diaz-Perez
    Victor J. Sosa-Sosa
    [J]. International Journal of Information Security, 2018, 17 : 441 - 461
  • [4] Area Utilization Based Mapping for Network-on-Chip Architectures with Over-Sized IP Cores
    Chi, Hsin-Chou
    Ferng, Jr-Fen
    Hsieh, Yu-Chen
    [J]. 2012 IEEE 14TH INTERNATIONAL CONFERENCE ON HIGH PERFORMANCE COMPUTING AND COMMUNICATIONS & 2012 IEEE 9TH INTERNATIONAL CONFERENCE ON EMBEDDED SOFTWARE AND SYSTEMS (HPCC-ICESS), 2012, : 1520 - 1525
  • [5] BIST for network-on-chip interconnect infrastructures
    Grecu, Cristian
    Pande, Partha
    Ivanov, Andre
    Saleh, Res
    [J]. 24TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2006, : 30 - +
  • [6] VLSI models of network-on-chip interconnect
    Serpanos, Dimitrios N.
    Wolf, Wayne
    [J]. VLSI-SOC 2007: PROCEEDINGS OF THE 2007 IFIP WG 10.5 INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION, 2007, : 72 - +
  • [7] A pairing-based cryptographic approach for data security in the cloud
    Morales-Sandoval, Miguel
    Luis Gonzalez-Compean, Jose
    Diaz-Perez, Arturo
    Sosa-Sosa, Victor J.
    [J]. INTERNATIONAL JOURNAL OF INFORMATION SECURITY, 2018, 17 (04) : 441 - 461
  • [8] Fault tolerant algorithms for network-on-chip interconnect
    Pirretti, M
    Link, GM
    Brooks, RR
    Vijaykrishnan, N
    Kandemir, M
    Irwin, MJ
    [J]. VLSI 2004: IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS, 2004, : 46 - 51
  • [9] Overloaded CDMA Interconnect for Network-on-Chip (OCNoC)
    Ahmed, Khaled E.
    Rizk, Mohamed R.
    Farag, Mohammed M.
    [J]. 2016 INTERNATIONAL CONFERENCE ON RECONFIGURABLE COMPUTING AND FPGAS (RECONFIG16), 2016,
  • [10] Interconnect intellectual property for Network-on-Chip (NoC)
    Liu, J
    Zheng, LR
    Tenhunen, H
    [J]. JOURNAL OF SYSTEMS ARCHITECTURE, 2004, 50 (2-3) : 65 - 79