Reusable XGFT interconnect IP for network-on-chip implementations

被引:8
|
作者
Kariniemi, H [1 ]
Nurmi, J [1 ]
机构
[1] Tampere Univ Technol, Inst Digital & Comp Syst, FIN-33101 Tampere, Finland
关键词
D O I
10.1109/ISSOC.2004.1411159
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Platform-based design flows are coming into use in System-on-Chip (SoC) circuit design. These design flows, which integrate different processors, large memory subsystems, reconfigurable logic blocks and reusable intellectual property (IP) blocks for various purposes into the same plafform, use also reusable interconnect IP (HP) blocks as communication infrastructures. This paper presents a new layout scheme named Backbone layout where a new extended-generalized-fat-tree (XGFT) HP can be used as a single large block. It is especially usable on such SoC-circuits where IP blocks which communicate across the XGFT IIP are approximately of the same size. This paper presents also two different implementations of the XGFT IIP and compares their performance. These two networks are also compared to a two-dimensional mesh which will be commonly used in Network-On-Chip (NOC) implementations. The results of the performance simulations and logic syntheses show that XGFTs are able to produce approximately the same performance as the mesh with considerably smaller area consumption. In addition, they show that XGFTs are more scalable for different performance requirements and different traffic patterns than meshes, and that the performance of the XGFTs and meshes can be improved by suitable placement of communicating blocks or software processes.
引用
收藏
页码:95 / 102
页数:2
相关论文
共 50 条
  • [1] Network-on-Chip interconnect for pairing-based cryptographic IP cores
    English, Tom
    Popovici, Emanuel
    Keller, Maurice
    Marnane, W. P.
    [J]. JOURNAL OF SYSTEMS ARCHITECTURE, 2011, 57 (01) : 95 - 108
  • [2] Allocator Implementations for Network-on-Chip Routers
    Becker, Daniel U.
    Dally, William J.
    [J]. PROCEEDINGS OF THE CONFERENCE ON HIGH PERFORMANCE COMPUTING NETWORKING, STORAGE AND ANALYSIS, 2009,
  • [3] BIST for network-on-chip interconnect infrastructures
    Grecu, Cristian
    Pande, Partha
    Ivanov, Andre
    Saleh, Res
    [J]. 24TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2006, : 30 - +
  • [4] VLSI models of network-on-chip interconnect
    Serpanos, Dimitrios N.
    Wolf, Wayne
    [J]. VLSI-SOC 2007: PROCEEDINGS OF THE 2007 IFIP WG 10.5 INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION, 2007, : 72 - +
  • [5] Fault tolerant algorithms for network-on-chip interconnect
    Pirretti, M
    Link, GM
    Brooks, RR
    Vijaykrishnan, N
    Kandemir, M
    Irwin, MJ
    [J]. VLSI 2004: IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS, 2004, : 46 - 51
  • [6] Overloaded CDMA Interconnect for Network-on-Chip (OCNoC)
    Ahmed, Khaled E.
    Rizk, Mohamed R.
    Farag, Mohammed M.
    [J]. 2016 INTERNATIONAL CONFERENCE ON RECONFIGURABLE COMPUTING AND FPGAS (RECONFIG16), 2016,
  • [7] Interconnect intellectual property for Network-on-Chip (NoC)
    Liu, J
    Zheng, LR
    Tenhunen, H
    [J]. JOURNAL OF SYSTEMS ARCHITECTURE, 2004, 50 (2-3) : 65 - 79
  • [8] Power Optimal Network-on-Chip Interconnect Design
    Vikas, G.
    Kuri, Joy
    Varghese, Kuruvilla
    [J]. IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2009, : 147 - 150
  • [9] A Strategy for Interconnect Testing in Stacked Mesh Network-on-Chip
    Chan, Min-Ju
    Hsu, Chun-Lung
    [J]. 2010 IEEE 25TH INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS (DFT 2010), 2010, : 122 - 128
  • [10] A Power Efficient and Compact Optical Interconnect for Network-on-Chip
    Chen, Zheng
    Gu, Huaxi
    Yang, Yintang
    Bai, Luying
    Li, Hui
    [J]. IEEE COMPUTER ARCHITECTURE LETTERS, 2014, 13 (01) : 5 - 8