Network-on-Chip interconnect for pairing-based cryptographic IP cores

被引:4
|
作者
English, Tom [1 ]
Popovici, Emanuel [1 ]
Keller, Maurice [1 ]
Marnane, W. P. [1 ]
机构
[1] Univ Coll Cork, Dept Elect & Elect Engn, Cork, Ireland
关键词
Interconnect; Network-on-Chip; Cryptography; Tate Pairing; NOC;
D O I
10.1016/j.sysarc.2010.10.006
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
On-chip data traffic in cryptographic circuits often consists of very long words or large groups of smaller words exchanged between processing elements. The resulting wide cross-chip buses exhibit power, congestion and scalability problems. In this paper, two case study cryptographic IP cores with demanding interconnect requirements are implemented on 65 nm CMOS. Lightweight, custom bus-replacement Networks-on-Chip (NoCs) have been developed for both cores. Results show that eliminating the 251-bit-wide cross-chip cryptographic buses dramatically improves the quality of physical implementation. The results have applicability to wire-constrained designs in other domains. (C) 2010 Elsevier B.V. All rights reserved.
引用
收藏
页码:95 / 108
页数:14
相关论文
共 50 条
  • [41] Confidentiality and Authenticity in a Platform based on Network-on-Chip
    Silva, Marcos Roberto
    Zeferino, Cesar Albenes
    [J]. 2017 VII BRAZILIAN SYMPOSIUM ON COMPUTING SYSTEMS ENGINEERING (SBESC), 2017, : 225 - 230
  • [42] Simulation and Modelling for Network-on-Chip Based MPSoC
    Haase, Julian
    Goehringer, Diana
    [J]. APPLIED RECONFIGURABLE COMPUTING. ARCHITECTURES, TOOLS, AND APPLICATIONS, ARC 2023, 2023, 14251 : 366 - 370
  • [43] A hybrid ring/mesh interconnect for Network-on-Chip using hierarchical rings for global routing
    Bourduas, S.
    Zilic, Z.
    [J]. NOCS 2007: FIRST INTERNATIONAL SYMPOSIUM ON NETWORKS-ON-CHIP, PROCEEDINGS, 2007, : 195 - +
  • [44] A Scalable Network-on-Chip based Neural Network Implementation on FPGAs
    Thanh Thi Thanh Bui
    Phillips, Braden
    [J]. 2019 IEEE - RIVF INTERNATIONAL CONFERENCE ON COMPUTING AND COMMUNICATION TECHNOLOGIES (RIVF), 2019, : 30 - 35
  • [45] A network-on-chip with 3Gbps/wire serialized on-chip interconnect using adaptive control schemes
    Lee, Se-Joong
    Kim, Kwanho
    Kim, Hyejung
    Cho, Namjun
    Yoo, Hoi-Jun
    [J]. 2006 DESIGN AUTOMATION AND TEST IN EUROPE, VOLS 1-3, PROCEEDINGS, 2006, : 77 - +
  • [46] Multi-TAP Architecture for IP Core Testing and Debugging on Network-On-Chip
    Rajagopal, R. S.
    Nadi, M. S.
    Ooi, C. Y.
    Marsono, M. N.
    [J]. 2011 IEEE REGION 10 CONFERENCE TENCON 2011, 2011, : 697 - 700
  • [47] Reconfigurable Network-on-Chip based Convolutional Neural Network Accelerator
    Firuzan, Arash
    Modarressi, Mehdi
    Reshadi, Midia
    [J]. JOURNAL OF SYSTEMS ARCHITECTURE, 2022, 129
  • [48] Dynamic Energy and Reliability Management in Network-on-Chip based Chip Multiprocessors
    Moghaddam, Milad Ghorbani
    [J]. 2017 EIGHTH INTERNATIONAL GREEN AND SUSTAINABLE COMPUTING CONFERENCE (IGSC), 2017,
  • [49] Testing hierarchical network-on-chip systems with hard cores using bandwidth matching and on-chip variable clocking
    Liu, Chunsheng
    [J]. PROCEEDINGS OF THE 15TH ASIAN TEST SYMPOSIUM, 2006, : 431 - 436
  • [50] Fuzzy Flow Regulation for Network-on-Chip based Chip Multiprocessors Systems
    Yao, Yuan
    Lu, Zhonghai
    [J]. 2014 19TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2014, : 343 - 348