A load balancing bufferless deflection router for network-on-chip

被引:0
|
作者
Zhou Xiaofeng [1 ]
Zhu Zhangming [1 ]
Zhou Duan [1 ]
机构
[1] Xidian Univ, Sch Microelect, Xian 710071, Peoples R China
基金
中国国家自然科学基金;
关键词
NoC; load balancing; deflection router;
D O I
10.1088/1674-4926/37/7/075002
中图分类号
O469 [凝聚态物理学];
学科分类号
070205 ;
摘要
The bufferless router emerges as an interesting option for cost-efficient in network-on-chip (NoC) design. However, the bufferless router only works well under low network load because deflection more easily occurs as the injection rate increases. In this paper, we propose a load balancing bufferless deflection router (LBBDR) for NoC that relieves the effect of deflection in bufferless NoC. The proposed LBBDR employs a balance toggle identifier in the source router to control the initial routing direction of X or Y for a flit in the network. Based on this mechanism, the flit is routed according to XY or YX routing in the network afterward. When two or more flits contend the same one desired output port a priority policy called nearer-first is used to address output ports allocation contention. Simulation results show that the proposed LBBDR yields an improvement of routing performance over the reported bufferless routing in the flit deflection rate, average packet latency and throughput by up to 13%, 10% and 6% respectively. The layout area and power consumption compared with the reported schemes are 12% and 7% less respectively.
引用
收藏
页数:8
相关论文
共 50 条
  • [1] A load balancing bufferless deflection router for network-on-chip
    周小锋
    朱樟明
    周端
    [J]. Journal of Semiconductors., 2016, 37 (07) - 115
  • [2] A load balancing bufferless deflection router for network-on-chip
    周小锋
    朱樟明
    周端
    [J]. Journal of Semiconductors, 2016, (07) : 108 - 115
  • [3] A bufferless optical network-on-chip router
    Zhang, Na
    Gu, Huaxi
    Yang, Yintang
    Chen, Zheng
    Chen, Ke
    [J]. IEICE ELECTRONICS EXPRESS, 2013, 10 (21):
  • [4] A low overhead load balancing router for network-on-chip
    Zhou Xiaofeng
    Liu Lu
    Zhu Zhangming
    Zhou Duan
    [J]. JOURNAL OF SEMICONDUCTORS, 2016, 37 (11)
  • [5] A low overhead load balancing router for network-on-chip
    周小锋
    刘露
    朱樟明
    周端
    [J]. Journal of Semiconductors, 2016, 37 (11) : 91 - 97
  • [6] LDBR: Low-deflection bufferless router for cost-sensitive network-on-chip design
    Li, Yuhai
    Mei, Kuizhi
    Liu, Yuehu
    Zheng, Nanning
    Xu, Yi
    [J]. MICROPROCESSORS AND MICROSYSTEMS, 2014, 38 (07) : 669 - 680
  • [7] Scalable load balancing congestion-aware Network-on-Chip router architecture
    Wang, Chifeng
    Hu, Wen-Hsiang
    Bagherzadeh, Nader
    [J]. JOURNAL OF COMPUTER AND SYSTEM SCIENCES, 2013, 79 (04) : 421 - 439
  • [8] An Approximate Bufferless Network-on-Chip
    Wang, Ling
    Wang, Xiaohang
    Wang, Yadong
    [J]. IEEE ACCESS, 2019, 7 : 141516 - 141532
  • [9] A Routing Aggregation for Load Balancing Network-on-Chip
    Zhou, Xiaofeng
    Liu, Lu
    Zhu, Zhangming
    Zhou, Duan
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2015, 24 (09)
  • [10] A 1-Cycle 1.25 GHz Bufferless Router for 3D Network-on-Chip
    Feng, Chaochao
    Lu, Zhonghai
    Jantsch, Axel
    Zhang, Minxuan
    [J]. IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2012, E95D (05): : 1519 - 1522