Hybrid Memory Architecture for Voltage Scaling in Ultra-Low Power Multi-Core Biomedical Processors

被引:0
|
作者
Bortolotti, Daniele [1 ]
Bartolini, Andrea [1 ,2 ]
Weis, Christian [3 ]
Rossi, Davide [1 ]
Benini, Luca [1 ,2 ]
机构
[1] Univ Bologna, DEI, I-40126 Bologna, Italy
[2] Swiss Fed Inst Technol, Integrated Syst Lab, Zurich, Switzerland
[3] Univ Kaiserslautern, Microelect Syst Design, D-67663 Kaiserslautern, Germany
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Technology scaling enables today the design of sensor-based ultra-low cost chips well suited for emerging applications such as wireless body sensor networks, urban life and environment monitoring. Energy consumption is the key limiting factor of this up-coming revolution and memories are often the energy bottleneck mainly due to leakage power. This paper proposes an ultra-low power multi-core architecture targeting eHealth monitoring systems, where applications involve collection of sequences of slow biomedical signals and highly parallel computations at very low voltage. We propose a hybrid memory architecture that combines 6T-SRAM and 8T-SRAM operating in the same voltage domain and capable of dispatching at high voltage a normal operation and at low voltage a fully reliable small memory partition (8T) while the rest of the memory (6T) is state-retentive. Our architecture offers significant energy savings with a low area overhead in typical eHealth Compressed Sensingbased applications.
引用
收藏
页数:6
相关论文
共 50 条
  • [41] A Multi-core architecture for a hybrid information system
    Hamid, Norhazlina
    Chang, Victor
    Walters, Robert John
    Wills, Gary Brian
    COMPUTERS & ELECTRICAL ENGINEERING, 2018, 69 : 852 - 864
  • [42] Ultra-Low Power and Ultra-Low Voltage Devices and Circuits for IoT Applications
    Hiramoto, T.
    Takeuchi, K.
    Mizutani, T.
    Ueda, A.
    Saraya, T.
    Kobayashi, M.
    Yamamoto, Y.
    Makiyama, H.
    Yamashita, T.
    Oda, H.
    Kamohara, S.
    Sugii, N.
    Yamaguchi, Y.
    2016 IEEE SILICON NANOELECTRONICS WORKSHOP (SNW), 2016, : 146 - 147
  • [43] Low-power L2 cache design for multi-core processors
    Chung, C. -M.
    Kim, J.
    ELECTRONICS LETTERS, 2010, 46 (09) : 618 - U33
  • [44] CAMP: a hierarchical cache architecture for multi-core mixed criticality processors
    Nair, Arun S.
    Patil, Geeta
    Agarwal, Archit
    Pai, Aboli V.
    Raveendran, Biju K.
    Punnekkat, Sasikumar
    INTERNATIONAL JOURNAL OF PARALLEL EMERGENT AND DISTRIBUTED SYSTEMS, 2024, 39 (03) : 317 - 352
  • [45] An architecture for exploiting multi-core processors to parallelize network intrusion prevention
    Sommer, Robin
    Paxson, Vern
    Weaver, Nicholas
    CONCURRENCY AND COMPUTATION-PRACTICE & EXPERIENCE, 2009, 21 (10): : 1255 - 1279
  • [46] Reliability-aware power management of Multi-Core processors
    Haase, Jan
    Damm, Markus
    Hauser, Dennis
    Waldschmidt, Klaus
    FROM MODEL-DRIVEN DESIGN TO RESOURCE MANAGEMENT FOR DISTRIBUTED EMBEDDED SYSTEMS, 2006, 225 : 205 - +
  • [47] Frequency and Voltage Planning for Multi-Core Processors Under Thermal Constraints
    Kadin, Michael
    Reda, Sherief
    2008 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, 2008, : 463 - 470
  • [48] Processors Allocation for MPSoCs With Single ISA Heterogeneous Multi-Core Architecture
    Chen, Yi-Jung
    Chang, Wen-Wei
    Liu, Chia-Yin
    Wu, Cheng-En
    Chen, Bo-Yuan
    Tsai, Ming-Ying
    IEEE ACCESS, 2017, 5 : 4028 - 4036
  • [49] A Dynamic Algorithm to Reduce Power Consumption in Multi-core Processors
    Ravichandran, Rahul
    Muralidharan, Vignesh
    2015 INTERNATIONAL CONFERENCED ON CIRCUITS, POWER AND COMPUTING TECHNOLOGIES (ICCPCT-2015), 2015,
  • [50] Voltage Noise in Multi-core Processors: Empirical Characterization and Optimization Opportunities
    Bertran, Ramon
    Buyuktosunoglu, Alper
    Bose, Pradip
    Slegel, Timothy J.
    Salem, Gerard
    Carey, Sean
    Rizzolo, Richard F.
    Strach, Thomas
    2014 47TH ANNUAL IEEE/ACM INTERNATIONAL SYMPOSIUM ON MICROARCHITECTURE (MICRO), 2014, : 368 - 380