Hybrid Memory Architecture for Voltage Scaling in Ultra-Low Power Multi-Core Biomedical Processors

被引:0
|
作者
Bortolotti, Daniele [1 ]
Bartolini, Andrea [1 ,2 ]
Weis, Christian [3 ]
Rossi, Davide [1 ]
Benini, Luca [1 ,2 ]
机构
[1] Univ Bologna, DEI, I-40126 Bologna, Italy
[2] Swiss Fed Inst Technol, Integrated Syst Lab, Zurich, Switzerland
[3] Univ Kaiserslautern, Microelect Syst Design, D-67663 Kaiserslautern, Germany
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Technology scaling enables today the design of sensor-based ultra-low cost chips well suited for emerging applications such as wireless body sensor networks, urban life and environment monitoring. Energy consumption is the key limiting factor of this up-coming revolution and memories are often the energy bottleneck mainly due to leakage power. This paper proposes an ultra-low power multi-core architecture targeting eHealth monitoring systems, where applications involve collection of sequences of slow biomedical signals and highly parallel computations at very low voltage. We propose a hybrid memory architecture that combines 6T-SRAM and 8T-SRAM operating in the same voltage domain and capable of dispatching at high voltage a normal operation and at low voltage a fully reliable small memory partition (8T) while the rest of the memory (6T) is state-retentive. Our architecture offers significant energy savings with a low area overhead in typical eHealth Compressed Sensingbased applications.
引用
收藏
页数:6
相关论文
共 50 条
  • [21] Scaling Multi-Core Network Processors Without the Reordering Bottleneck
    Shpiner, Alexander
    Keslassy, Isaac
    Cohen, Rami
    2014 IEEE 15TH INTERNATIONAL CONFERENCE ON HIGH PERFORMANCE SWITCHING AND ROUTING (HPSR), 2014, : 146 - 153
  • [22] Scaling Multi-Core Network Processors without the Reordering Bottleneck
    Shpiner, Alexander
    Keslassy, Isaac
    Cohen, Rami
    IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 2016, 27 (03) : 900 - 912
  • [23] Memory Centric Hardware Prefetching in Multi-core Processors
    Zhu, Danfeng
    Wang, Rui
    Luan, Zhongzhi
    Qian, Depei
    Zhang, Han
    Cai, Jihong
    TRUSTWORTHY COMPUTING AND SERVICES (ISCTCS 2014), 2015, 520 : 311 - 321
  • [24] Design and fabrication of ultra-low crosstalk and low-loss multi-core fiber
    Hayashi, Tetsuya
    Taru, Toshiki
    Shimakawa, Osamu
    Sasaki, Takashi
    Sasaoka, Eisuke
    OPTICS EXPRESS, 2011, 19 (17): : 16576 - 16592
  • [25] On the Design of Low-Power Cache Memories for Homogeneous Multi-Core Processors
    Asaduzzaman, Abu
    Rani, Manira
    Sibai, Fadi N.
    2010 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2010, : 387 - 390
  • [26] Workload-Aware Voltage Regulator Optimization for Power Efficient Multi-Core Processors
    Sinkar, Abhishek A.
    Wang, Hao
    Kim, Nam Sung
    DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2012), 2012, : 1134 - 1137
  • [27] Evaluating and Modeling Power Consumption of Multi-Core Processors
    Basmadjian, Robert
    de Meer, Hermann
    2012 THIRD INTERNATIONAL CONFERENCE ON FUTURE ENERGY SYSTEMS: WHERE ENERGY, COMPUTING AND COMMUNICATION MEET (E-ENERGY), 2012,
  • [28] Analysis of Dynamic Power Management on Multi-Core Processors
    Bircher, W. Lloyd
    John, Lizy K.
    ICS'08: PROCEEDINGS OF THE 2008 ACM INTERNATIONAL CONFERENCE ON SUPERCOMPUTING, 2008, : 327 - 338
  • [29] Ultra-Low Power Brain-Inspired Processors and Neuromorphic Processors with CMOS/MTJ Hybrid technology
    Endoh, Tetsuo
    2019 SILICON NANOELECTRONICS WORKSHOP (SNW), 2019, : 3 - 4
  • [30] A Case for Guarded Power Gating for Multi-Core Processors
    Madan, Niti
    Buyuktosunoglu, Alper
    Bose, Pradip
    Annavaram, Murali
    2011 IEEE 17TH INTERNATIONAL SYMPOSIUM ON HIGH-PERFORMANCE COMPUTER ARCHITECTURE (HPCA), 2011, : 291 - 300