Hybrid Memory Architecture for Voltage Scaling in Ultra-Low Power Multi-Core Biomedical Processors

被引:0
|
作者
Bortolotti, Daniele [1 ]
Bartolini, Andrea [1 ,2 ]
Weis, Christian [3 ]
Rossi, Davide [1 ]
Benini, Luca [1 ,2 ]
机构
[1] Univ Bologna, DEI, I-40126 Bologna, Italy
[2] Swiss Fed Inst Technol, Integrated Syst Lab, Zurich, Switzerland
[3] Univ Kaiserslautern, Microelect Syst Design, D-67663 Kaiserslautern, Germany
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Technology scaling enables today the design of sensor-based ultra-low cost chips well suited for emerging applications such as wireless body sensor networks, urban life and environment monitoring. Energy consumption is the key limiting factor of this up-coming revolution and memories are often the energy bottleneck mainly due to leakage power. This paper proposes an ultra-low power multi-core architecture targeting eHealth monitoring systems, where applications involve collection of sequences of slow biomedical signals and highly parallel computations at very low voltage. We propose a hybrid memory architecture that combines 6T-SRAM and 8T-SRAM operating in the same voltage domain and capable of dispatching at high voltage a normal operation and at low voltage a fully reliable small memory partition (8T) while the rest of the memory (6T) is state-retentive. Our architecture offers significant energy savings with a low area overhead in typical eHealth Compressed Sensingbased applications.
引用
收藏
页数:6
相关论文
共 50 条
  • [31] System Architecture of Godson-3 Multi-Core Processors
    Gao, Xiang
    Chen, Yun-Ji
    Wang, Huan-Dong
    Tang, Dan
    Hu, Wei-Wu
    JOURNAL OF COMPUTER SCIENCE AND TECHNOLOGY, 2010, 25 (02) : 181 - 191
  • [32] System Architecture of Godson-3 Multi-Core Processors
    高翔
    陈云霁
    王焕东
    唐丹
    胡伟武
    JournalofComputerScience&Technology, 2010, 25 (02) : 181 - 191
  • [33] System Architecture of Godson-3 Multi-Core Processors
    Xiang Gao
    Yun-Ji Chen
    Huan-Dong Wang
    Dan Tang
    Wei-Wu Hu
    Journal of Computer Science and Technology, 2010, 25 : 181 - 191
  • [34] The Red Storm Architecture and Early Experiences with Multi-Core Processors
    Tomkins, James L.
    Brightwell, Ron
    Camp, William J.
    Dosanjh, Sudip
    Kelly, Suzanne M.
    Lin, Paul T.
    Vaughan, Courtenay T.
    Levesque, John
    Tipparaju, Vinod
    INTERNATIONAL JOURNAL OF DISTRIBUTED SYSTEMS AND TECHNOLOGIES, 2010, 1 (02) : 74 - 93
  • [35] An architecture for parallelizing network monitoring based on multi-core processors
    Xu C.
    Shi W.
    Xiong Q.
    Journal of Convergence Information Technology, 2011, 6 (04) : 246 - 252
  • [36] A Superscalar software architecture model for Multi-Core Processors (MCPs)
    Choi, Gyu Sang
    Das, Chita R.
    JOURNAL OF SYSTEMS AND SOFTWARE, 2010, 83 (10) : 1823 - 1837
  • [37] A Synchronization-Based Hybrid-Memory Multi-Core Architecture for Energy-Efficient Biomedical Signal Processing
    Braojos, Ruben
    Bortolotti, Daniele
    Bartolini, Andrea
    Ansaloni, Giovanni
    Benini, Luca
    Atienza, David
    IEEE TRANSACTIONS ON COMPUTERS, 2017, 66 (04) : 575 - 585
  • [38] Integer-Only Approximated MFCC for Ultra-Low Power Audio NN Processing on Multi-Core MCUs
    Fariselli, Marco
    Rusci, Manuele
    Cambonie, Joel
    Flamand, Eric
    2021 IEEE 3RD INTERNATIONAL CONFERENCE ON ARTIFICIAL INTELLIGENCE CIRCUITS AND SYSTEMS (AICAS), 2021,
  • [39] Standby Power Reduction Techniques for Ultra-Low Power Processors
    Lee, Yoonmyung
    Seok, Mingoo
    Hanson, Scott
    Blaauw, David
    Sylvester, Dennis
    ESSCIRC 2008: PROCEEDINGS OF THE 34TH EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2008, : 186 - 189
  • [40] Ultra-Low Power Hybrid CMOS-Magnetic Logic Architecture
    Das, Jayita
    Alam, Syed M.
    Bhanja, Sanjukta
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2012, 59 (09) : 2008 - 2016