RAPANUI:: A case study in rapid prototyping for multiprocessor system-on-chip

被引:0
|
作者
Paya-Vaya, Guillermo [1 ]
Martin-Langerwerf, Javier [1 ]
Pirsch, Peter [1 ]
机构
[1] Leibniz Univ Hannover, Inst Microelect Syst, Hannover, Germany
关键词
design verification and modeling; emulation; prototyping; case study;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper describes a case study in a new rapid prototyping-based design framework for exploring and validating complex multiprocessor architectures for multimedia applications. The goal of the presented methodology is to speed up and improve the verification flow of a multiprocessor system that will finally be implemented as an ASIC. The case study consists of a 64-bit compatible AMBA AHB system bus which connects up to 14.32-Bit RISC processors to a host interface. A typical parallel computing application has been implemented for the parameterized multiprocessor system. The employed FPGA emulation environment increases by up to 200 the simulation frequency of the global system on a workstation (2.2 GHz AMD Dual Opteron with 8 GB RAM). Moreover a stand-alone emulation can be performed at the maximum achievable frequency (65 MHz).
引用
收藏
页码:215 / 221
页数:7
相关论文
共 50 条
  • [1] Prototyping multiprocessor system-on-chip applications: A platform-based approach
    TIMA Laboratory
    不详
    不详
    不详
    IEEE Distributed Systems Online, 2007, 8 (05):
  • [2] A UML for a multiprocessor system-on-chip
    Bique, Stephen
    WMSCI 2006: 10TH WORLD MULTI-CONFERENCE ON SYSTEMICS, CYBERNETICS AND INFORMATICS, VOL IV, PROCEEDINGS, 2006, : 218 - 223
  • [3] Framework for system design, validation and fast prototyping of multiprocessor system-on-chip: Applied to telecommunication systems
    Zergainoh, NE
    Baghadi, A
    Tambour, L
    Lyonnard, D
    Jerraya, AA
    ARCHITECTURE AND DESIGN OF DISTRIBUTED EMBEDDED SYSTEMS, 2001, 61 : 99 - 110
  • [4] Hardening Architectures for Multiprocessor System-on-Chip
    Aviles, Pablo M.
    Garcia-Astudillo, Luis A.
    Entrena, Luis
    Garcia-Valderas, Mario
    Martin-Holgado, Pedro
    Morilla, Yolanda
    Lindoso, Almudena
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2024, 71 (08) : 1887 - 1895
  • [5] Multiprocessor system-on-chip (MPSoC) technology
    Wolf, Wayne
    Jerraya, Ahmed Amine
    Martin, Grant
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2008, 27 (10) : 1701 - 1713
  • [6] Programmable System-on-Chip for Silicon Prototyping
    Huang, Chun-Ming
    Wu, Chien-Ming
    Yang, Chih-Chyau
    Chen, Shih-Lun
    Chen, Chi-Shi
    Wang, Jiann-Jenn
    Lee, Kuen-Jong
    Wey, Chin-Long
    IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2011, 58 (03) : 830 - 838
  • [7] Multiprocessor architectures for embedded system-on-chip applications
    Ravikumar, CP
    17TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: DESIGN METHODOLOGIES FOR THE GIGASCALE ERA, 2004, : 512 - 519
  • [8] Multilevel communication modeling for Multiprocessor System-on-Chip
    Popovici, Katalin
    Jerraya, Ahmed Amine
    2008 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PROGRAM, 2008, : 136 - +
  • [9] Abstract RTOS modelling for multiprocessor system-on-chip
    Madsen, J
    Virk, K
    Gonzales, M
    INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP, PROCEEDINGS, 2003, : 147 - 150
  • [10] Design of an architecture for Multiprocessor System-on-Chip (MPSoC)
    Hu Yue-li
    Ding Qian
    2006 CONFERENCE ON HIGH DENSITY MICROSYSTEM DESIGN AND PACKAGING AND COMPONENT FAILURE ANALYSIS (HDP '06), PROCEEDINGS, 2006, : 267 - +