Design of an architecture for Multiprocessor System-on-Chip (MPSoC)

被引:0
|
作者
Hu Yue-li [1 ]
Ding Qian [1 ]
机构
[1] Shanghai Univ, Shanghai Key Lab Power Stn Automat Technol, Campus POB 221 149 Yanchang Rd, Shanghai 200072, Peoples R China
关键词
D O I
暂无
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
With the development of IC industry, System-on-chip becomes more and more complicated. Some big systems such as Machine Vision System require a great deal of operation, which could not be implemented well by only one processor. This paper presents an asymmetry architecture (1 master and 3 slaves) of Multiprocessor SoC(MPSoC), and gives an example of its application on the Machine Vision System to illustrate the features, architecture and the design of this MPSoC. All the 4 processors are connected by the on-chip bus. They could be programmed and compiled separately in advance, and cooperate in the application system. The master is responsible for the control of the whole system, and it doesn't need to know the details of the algorithms, while the slave processors only take charge of different algorithms for certain applications. When the master requires one of these algorithms, it only needs to send a simple super-instruction through the on-chip bus to the related slave. Then the slave will complete that task independently. It is a better way to implement advanced system like machine vision system with classical processors. It will improve the performance/price ratio of the system greatly and it's very easy and convenient for application.
引用
收藏
页码:267 / +
页数:2
相关论文
共 50 条
  • [1] Multiprocessor system-on-chip (MPSoC) technology
    Wolf, Wayne
    Jerraya, Ahmed Amine
    Martin, Grant
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2008, 27 (10) : 1701 - 1713
  • [2] Generic architecture platform for multiprocessor system-on-chip design
    Baghdadi, A
    Zergainoh, NE
    Lyonnard, D
    Jerraya, AA
    [J]. ARCHITECTURE AND DESIGN OF DISTRIBUTED EMBEDDED SYSTEMS, 2001, 61 : 53 - 63
  • [3] Network-on-Chip Design for Heterogeneous Multiprocessor System-on-Chip
    Phanibhushana, Bharath
    Kundu, Sandip
    [J]. 2014 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2014, : 487 - 492
  • [4] Scalable multistage networks for multiprocessor system-on-chip design
    Meftali, S
    Dekeyser, JL
    Scherson, ID
    [J]. 8th International Symposium on Parallel Architectures, Algorithms and Networks, Proceedings, 2005, : 352 - 356
  • [5] Multiprocessor System-on-Chip Design for Industrial Wireless Application
    Surantha, Nico
    Maria, Astri
    Nagao, Yuhei
    Ochi, Hiroshi
    [J]. 2016 INTERNATIONAL SYMPOSIUM ON ELECTRONICS AND SMART DEVICES (ISESD), 2016, : 57 - 62
  • [6] Architecture, On-Chip Network and Programming Interface Concept for Multiprocessor System-on-Chip
    Samman, Faisal Arya
    Dollak, Bjoern
    Antoni, Jonatan
    Hollstein, Thomas
    [J]. 2016 INTERNATIONAL CONFERENCE ON SMART GREEN TECHNOLOGY IN ELECTRICAL AND INFORMATION SYSTEMS (ICSGTEIS), 2016, : 155 - 160
  • [7] A UML for a multiprocessor system-on-chip
    Bique, Stephen
    [J]. WMSCI 2006: 10TH WORLD MULTI-CONFERENCE ON SYSTEMICS, CYBERNETICS AND INFORMATICS, VOL IV, PROCEEDINGS, 2006, : 218 - 223
  • [8] System-on-chip design with dataflow architecture
    Wu, BF
    Peng, CL
    [J]. PROCEEDINGS OF THE 8TH INTERNATIONAL CONFERENCE ON COMPUTER SUPPORTED COOPERATIVE WORK IN DESIGN, VOL 2, 2004, : 712 - 716
  • [9] Design and Implementation of an On-Chip Permutation Network for Multiprocessor System-On-Chip
    Phi-Hung Pham
    Song, Junyoung
    Park, Jongsun
    Kim, Chulwoo
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2013, 21 (01) : 173 - 177
  • [10] A simulation-based power-aware architecture exploration of a multiprocessor system-on-chip design
    Menichelli, F
    Olivieri, M
    Benini, L
    Donno, M
    Bisdounis, L
    [J]. DESIGNERS' FORUM: DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, 2004, : 312 - 317