Accumulator based deterministic BIST

被引:46
|
作者
Dorsch, R [1 ]
Wunderlich, HJ [1 ]
机构
[1] Univ Stuttgart, Comp Architecture Lab, D-7000 Stuttgart, Germany
关键词
BIST; hardware pattern generator; embedded cores;
D O I
10.1109/TEST.1998.743181
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Most built-in self test (BIST) solutions require specialized test pattern generation hardware which may introduce significant area overhead and performance degradation. Recently, some authors proposed test pattern generation on chip by means of functional units also used in system mode like adders or multipliers. These schemes generate pseudo-random or pseudo-exhaustive patterns for serial or parallel BIST. If the circuit under test contains random pattern resistant faults a deterministic test pattern generator is necessary to obtain complete fault coverage. In this paper it is shown that a deterministic test set can be encoded as initial values of an accumulator based structure, and all testable faults can be detected within a given test length by carefully selecting the seeds of the accumulator A ROM is added for storing the seeds, and the control logic of the accumulator is modified. In most cases the size of the ROM is less than the size required by traditional LFSR-based reseeding approaches.
引用
收藏
页码:412 / 421
页数:10
相关论文
共 50 条
  • [41] Combining deterministic logic BIST with test point insertion
    Vranken, H
    Meister, F
    Wunderlich, HJ
    ETW'02: 7TH IEEE EUROPEAN TEST WORKSHOP, PROCEEDINGS, 2002, : 105 - 110
  • [42] Deterministic Seed Selection and Pattern Reduction in Logic BIST
    Bhakthavatchalu, Ramesh
    Krishnan, Sreeja
    Vineeth, V.
    Devi, Nirmala M.
    18TH INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AND TEST, 2014,
  • [43] Efficient compression and application of deterministic patterns in a logic BIST architecture
    Wohl, P
    Waicukauski, JA
    Patel, S
    Amin, MB
    40TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2003, 2003, : 566 - 569
  • [44] Scalable selector architecture for X-tolerant deterministic BIST
    Wohl, P
    Waicukauski, JA
    Patel, S
    41ST DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2004, 2004, : 934 - 939
  • [45] On the Generation of Compact Deterministic Test Sets for BIST Ready Designs
    Kumar, Amit
    Rajski, Janusz
    Reddy, Sudhakar M.
    Rinderknecht, Thomas
    2013 22ND ASIAN TEST SYMPOSIUM (ATS), 2013, : 201 - 206
  • [46] A deterministic BIST scheme for test time reduction in VLSI circuits
    Solana, JA
    VLSI CIRCUITS AND SYSTEMS II, PTS 1 AND 2, 2005, 5837 : 1086 - 1097
  • [47] Enhancements in deterministic BIST implementations for improving test of complex SOCs
    Jain, Sandeep
    Abraham, Jais
    Vooka, Srinivas Kumar
    Kale, Sumant
    Dutta, Amit
    Parekhji, Rubin
    20TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: TECHNOLOGY CHALLENGES IN THE NANOELECTRONICS ERA, 2007, : 339 - +
  • [48] Test set embedding for deterministic BIST using a reconfigurable interconnection network
    Li, L
    Chakrabarty, K
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2004, 23 (09) : 1289 - 1305
  • [49] Application of Convolutional Neural Networks to Regenerate Deterministic Test Patterns for BIST
    Inamoto, Tsutomu
    Higami, Yoshinobu
    2019 34TH INTERNATIONAL TECHNICAL CONFERENCE ON CIRCUITS/SYSTEMS, COMPUTERS AND COMMUNICATIONS (ITC-CSCC 2019), 2019, : 114 - 115
  • [50] An Effective Power Reduction Methodology for Deterministic BIST Using Auxiliary LFSR
    Yang, Myung-Hoon
    Kim, Yongjoon
    Chun, Sunghoon
    Kang, Sungho
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2008, 24 (06): : 591 - 595