Accumulator based deterministic BIST

被引:46
|
作者
Dorsch, R [1 ]
Wunderlich, HJ [1 ]
机构
[1] Univ Stuttgart, Comp Architecture Lab, D-7000 Stuttgart, Germany
关键词
BIST; hardware pattern generator; embedded cores;
D O I
10.1109/TEST.1998.743181
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Most built-in self test (BIST) solutions require specialized test pattern generation hardware which may introduce significant area overhead and performance degradation. Recently, some authors proposed test pattern generation on chip by means of functional units also used in system mode like adders or multipliers. These schemes generate pseudo-random or pseudo-exhaustive patterns for serial or parallel BIST. If the circuit under test contains random pattern resistant faults a deterministic test pattern generator is necessary to obtain complete fault coverage. In this paper it is shown that a deterministic test set can be encoded as initial values of an accumulator based structure, and all testable faults can be detected within a given test length by carefully selecting the seeds of the accumulator A ROM is added for storing the seeds, and the control logic of the accumulator is modified. In most cases the size of the ROM is less than the size required by traditional LFSR-based reseeding approaches.
引用
收藏
页码:412 / 421
页数:10
相关论文
共 50 条
  • [21] Deterministic Stellar BIST for Automotive ICs
    Liu, Yingdi
    Mukherjee, Nilanjan
    Rajski, Janusz
    Reddy, Sudhakar M.
    Tyszer, Jerzy
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2020, 39 (08) : 1699 - 1710
  • [22] A Deterministic BIST Scheme Based on EDT-Compressed Test Patterns
    Mrugalski, Grzegorz
    Rajski, Janusz
    Rybak, Lukasz
    Solecki, Jedrzej
    Tyszer, Jerzy
    2015 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2015,
  • [23] Deterministic partitioning techniques for fault diagnosis in scan-based BIST
    Bayraktaroglu, I
    Orailoglu, A
    INTERNATIONAL TEST CONFERENCE 2000, PROCEEDINGS, 2000, : 273 - 282
  • [24] A clustered RIN BIST based on signal probabilities of deterministic test sets
    Song, DS
    Kang, S
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2006, E89D (01): : 354 - 357
  • [25] Application of deterministic logic BIST on industrial circuits
    Kiefer, G
    Vranken, H
    Marinissen, EJ
    Wunderlich, HJ
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2001, 17 (3-4): : 351 - 362
  • [26] Efficient pattern mapping for deterministic logic BIST
    Gherman, V
    Wunderlich, HJ
    Vranken, H
    Hapke, F
    Wittke, M
    Garbers, M
    INTERNATIONAL TEST CONFERENCE 2004, PROCEEDINGS, 2004, : 48 - 56
  • [27] Deterministic logic BIST for transition fault testing
    Gherman, V.
    Wunderlich, H.-J.
    Schloeffel, J.
    Garbers, M.
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2007, 1 (03): : 180 - 186
  • [28] An efficient deterministic test pattern generator for scan-based BIST environment
    Wang, WL
    Lee, KJ
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2002, 18 (01): : 43 - 53
  • [29] An Efficient Deterministic Test Pattern Generator for Scan-Based BIST Environment
    Wei-Lun Wang
    Kuen-Jong Lee
    Journal of Electronic Testing, 2002, 18 : 43 - 53
  • [30] A low power deterministic test pattern generator for BIST based on cellular automata
    Cao, Bei
    Xiao, Liyi
    Wang, Yongsheng
    DELTA 2008: FOURTH IEEE INTERNATIONAL SYMPOSIUM ON ELECTRONIC DESIGN, TEST AND APPLICATIONS, PROCEEDINGS, 2008, : 266 - 269