Accumulator based deterministic BIST

被引:46
|
作者
Dorsch, R [1 ]
Wunderlich, HJ [1 ]
机构
[1] Univ Stuttgart, Comp Architecture Lab, D-7000 Stuttgart, Germany
关键词
BIST; hardware pattern generator; embedded cores;
D O I
10.1109/TEST.1998.743181
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Most built-in self test (BIST) solutions require specialized test pattern generation hardware which may introduce significant area overhead and performance degradation. Recently, some authors proposed test pattern generation on chip by means of functional units also used in system mode like adders or multipliers. These schemes generate pseudo-random or pseudo-exhaustive patterns for serial or parallel BIST. If the circuit under test contains random pattern resistant faults a deterministic test pattern generator is necessary to obtain complete fault coverage. In this paper it is shown that a deterministic test set can be encoded as initial values of an accumulator based structure, and all testable faults can be detected within a given test length by carefully selecting the seeds of the accumulator A ROM is added for storing the seeds, and the control logic of the accumulator is modified. In most cases the size of the ROM is less than the size required by traditional LFSR-based reseeding approaches.
引用
收藏
页码:412 / 421
页数:10
相关论文
共 50 条
  • [31] Application of Deterministic Logic BIST on Industrial Circuits
    Gundolf Kiefer
    Harald Vranken
    Erik Jan Marinissen
    Hans-Joachim Wunderlich
    Journal of Electronic Testing, 2001, 17 : 351 - 362
  • [32] Application of deterministic logic BIST on industrial circuits
    Kiefer, G
    Vranken, H
    Marinissen, EJ
    Wunderlich, HJ
    INTERNATIONAL TEST CONFERENCE 2000, PROCEEDINGS, 2000, : 105 - 114
  • [33] Linear deterministic accumulator models of simple choice
    Heathcote, Andrew
    Love, Jonathon
    FRONTIERS IN PSYCHOLOGY, 2012, 3
  • [34] Cost-effective deterministic partitioning for rapid diagnosis in scan-based BIST
    Bayraktaroglu, I
    Orailoglu, A
    IEEE DESIGN & TEST OF COMPUTERS, 2002, 19 (01): : 42 - 53
  • [35] Two-Dimensional Test Data Compression for Scan-Based Deterministic BIST
    Hua-Guo Liang
    Sybille Hellebrand
    Hans-Joachim Wunderlich
    Journal of Electronic Testing, 2002, 18 : 159 - 170
  • [36] Deterministic Stellar BIST for In-System Automotive Test
    Liu, Yingdi
    Mukherjee, Nilanjan
    Rajski, Janusz
    Reddy, Sudhakar M.
    Tyszer, Jerzy
    2018 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2018,
  • [37] Two-dimensional test data compression for scan-based deterministic BIST
    Liang, HG
    Hellebrand, S
    Wunderlich, HJ
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2002, 18 (02): : 159 - 170
  • [38] Two-dimensional test data compression for scan-based deterministic BIST
    Liang, HG
    Hellebrand, S
    Wunderlich, HJ
    INTERNATIONAL TEST CONFERENCE 2001, PROCEEDINGS, 2001, : 894 - 902
  • [39] Hierarchical compactor design for diagnosis in deterministic logic BIST
    Wohl, P
    Waicukauski, JA
    Patel, S
    Hay, C
    Gizdarski, E
    Mathew, B
    23RD IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2005, : 359 - 365
  • [40] Deterministic logic BIST for transition-fault testing
    Gherman, Valentin
    Wunderlich, Hans-Joachim
    Schloeffel, Juergen
    Garbers, Michael
    ETS 2006: ELEVENTH IEEE EUROPEAN TEST SYMPOSIUM, PROCEEDINGS, 2006, : 123 - +