A low power deterministic test pattern generator for BIST based on cellular automata

被引:2
|
作者
Cao, Bei [1 ]
Xiao, Liyi [1 ]
Wang, Yongsheng [1 ]
机构
[1] Harbin Inst Technol, Ctr Microelect, Harbin 150006, Peoples R China
关键词
D O I
10.1109/DELTA.2008.65
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The test pattern generator (TPG) in deterministic BIST often suffers from some problems such as extra test power consumption, area overhead and idle test cycles. In this paper, an efficient algorithm is proposed to synthesize a built-in TPG from low power deterministic test patterns without inserting any redundancy test vectors. The structure of TPG is based on the non-uniform cellular automata (CA) and is used to test combinational circuits. And the algorithm is based on the nearest neighborhood model, which can find an optimal non-uniform CA topology to generate given low power test patterns. Simulation results using benchmark combinational circuits show that the generator is efficient to generate the deterministic test patterns in terms of power consumption, area overhead and test time.
引用
收藏
页码:266 / 269
页数:4
相关论文
共 50 条
  • [1] Method for designing a deterministic test pattern generator based on cellular automata
    TEISA Department, University of Cantabria, E.T.S.I.I.T, Avda. de los Castros, s/n, 39005 Santander, Spain
    J Electron Test Theory Appl JETTA, 3 (245-258):
  • [2] A method for designing a deterministic test pattern generator based on cellular automata
    López, MJ
    Martínez, M
    Bracho, S
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 1999, 14 (03): : 245 - 258
  • [3] A Method for Designing a Deterministic Test Pattern Generator Based on Cellular Automata
    María José López
    Mar Martínez
    Salvador Bracho
    Journal of Electronic Testing, 1999, 14 : 245 - 258
  • [4] Low-power Test Pattern Generator design for BIST via Non-Uniform Cellular Automata
    Kiliç, H
    Öktem, L
    2005 IEEE VLSI-TSA INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION & TEST (VLSI-TSA-DAT), PROCEEDINGS OF TECHNICAL PAPERS, 2005, : 212 - 215
  • [5] A Low Power Test Pattern Generator for BIST
    Lei, Shaochong
    Liang, Feng
    Liu, Zeye
    Wang, Xiaoying
    Wang, Zhen
    IEICE TRANSACTIONS ON ELECTRONICS, 2010, E93C (05): : 696 - 702
  • [6] Low power Test Pattern Generator for BIST
    Puczko, Miroslaw
    2015 SELECTED PROBLEMS OF ELECTRICAL ENGINEERING AND ELECTRONICS (WZEE), 2015,
  • [7] An adjacency-based test pattern generator for low power BIST design
    Girard, P
    Guiller, L
    Landrault, C
    Pravossoudovitch, S
    PROCEEDINGS OF THE NINTH ASIAN TEST SYMPOSIUM (ATS 2000), 2000, : 459 - 464
  • [8] A new low power test pattern generator for BIST architecture
    Kim, K
    Song, DS
    Kim, I
    Kang, SH
    IEICE TRANSACTIONS ON ELECTRONICS, 2005, E88C (10): : 2037 - 2038
  • [9] LOW POWER TEST PATTERN GENERATOR WITH MODIFIED CLOCK FOR BIST
    Moryani, Bharti
    Mishra, D. K.
    2017 INTERNATIONAL CONFERENCE ON RECENT INNOVATIONS IN SIGNAL PROCESSING AND EMBEDDED SYSTEMS (RISE), 2017, : 402 - 407
  • [10] An efficient deterministic test pattern generator for scan-based BIST environment
    Wang, WL
    Lee, KJ
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2002, 18 (01): : 43 - 53