A low power deterministic test pattern generator for BIST based on cellular automata

被引:2
|
作者
Cao, Bei [1 ]
Xiao, Liyi [1 ]
Wang, Yongsheng [1 ]
机构
[1] Harbin Inst Technol, Ctr Microelect, Harbin 150006, Peoples R China
关键词
D O I
10.1109/DELTA.2008.65
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The test pattern generator (TPG) in deterministic BIST often suffers from some problems such as extra test power consumption, area overhead and idle test cycles. In this paper, an efficient algorithm is proposed to synthesize a built-in TPG from low power deterministic test patterns without inserting any redundancy test vectors. The structure of TPG is based on the non-uniform cellular automata (CA) and is used to test combinational circuits. And the algorithm is based on the nearest neighborhood model, which can find an optimal non-uniform CA topology to generate given low power test patterns. Simulation results using benchmark combinational circuits show that the generator is efficient to generate the deterministic test patterns in terms of power consumption, area overhead and test time.
引用
收藏
页码:266 / 269
页数:4
相关论文
共 50 条
  • [21] Design of hierarchical cellular automata for on-chip test pattern generator
    Sikdar, BK
    Ganguly, N
    Chaudhuri, PP
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2002, 21 (12) : 1530 - 1539
  • [22] BIST test pattern generator for delay testing
    Girard, P
    Landrault, C
    Moreda, V
    Pravossoudovitch, S
    ELECTRONICS LETTERS, 1997, 33 (17) : 1429 - 1431
  • [23] A low cost test pattern generator for test-per-clock BIST scheme
    Lei, Shaochong
    Wang, Zhen
    Liu, Zeye
    Liang, Feng
    IEICE ELECTRONICS EXPRESS, 2010, 7 (10): : 672 - 677
  • [24] Deterministic and low power BIST based on scan slice overlapping
    Li, J
    Han, YH
    Li, XW
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 5670 - 5673
  • [25] BIST-Based Low Power Test Vector Generator and Minimizing Bulkiness of VLSI Architecture
    Praveen, J.
    Swamy, M. N. Shanmukha
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2018, 27 (05)
  • [26] Embedding a Low Power Test Set for Deterministic BIST using a Gray Counter
    Kundu, S.
    Chattopadhyay, S.
    WORLD CONGRESS ON ENGINEERING, WCE 2011, VOL II, 2011, : 1333 - 1338
  • [27] Deterministic test pattern generator design
    Papa, Gregor
    Garbolino, Tomasz
    Novak, Franc
    APPLICATIONS OF EVOLUTIONARY COMPUTING, PROCEEDINGS, 2008, 4974 : 204 - +
  • [28] Cellular automata for generating deterministic test sequences
    Kagaris, D
    Tragoudas, S
    EUROPEAN DESIGN & TEST CONFERENCE - ED&TC 97, PROCEEDINGS, 1997, : 77 - 81
  • [29] Using ATPG vectors for BIST test pattern generator
    Asakawa, Takeshi
    Iwasaki, Kazuhiko
    Systems and Computers in Japan, 2001, 32 (11) : 1 - 8
  • [30] An optimized BIST test pattern generator for delay testing
    Girard, P
    Landrault, C
    Moreda, V
    Pravossoudovitch, S
    15TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1997, : 94 - 100