共 50 条
- [41] LPTest: a Flexible Low-Power Test Pattern Generator JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2009, 25 (06): : 323 - 335
- [42] LPTest: a Flexible Low-Power Test Pattern Generator Journal of Electronic Testing, 2009, 25 : 323 - 335
- [43] Initialisation of BIST circuits based on rule 60 Cellular Automata PROGRAMMABLE DEVICES AND SYSTEMS, 2000, : 123 - 128
- [46] Design of test pattern generator (TPG) by an optimized low power design for testability (DFT) for scan BIST circuits using transmission gates CLUSTER COMPUTING-THE JOURNAL OF NETWORKS SOFTWARE TOOLS AND APPLICATIONS, 2019, 22 (Suppl 6): : 15231 - 15244
- [47] Deterministic built-in test with neighborhood pattern generator IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2002, E85D (05): : 874 - 883
- [48] A Novel Test Pattern Generator with High Fault Coverage for BIST Design ICIC 2009: SECOND INTERNATIONAL CONFERENCE ON INFORMATION AND COMPUTING SCIENCE, VOL 2, PROCEEDINGS: IMAGE ANALYSIS, INFORMATION AND SIGNAL PROCESSING, 2009, : 59 - 62
- [49] Advancing Low Power BIST Architecture with GAN-Driven Test Pattern Optimization JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2024, 40 (06): : 691 - 705
- [50] BIST-oriented test pattern generator for detection of transition faults Systems and Computers in Japan, 2003, 34 (03): : 76 - 84