A low power deterministic test pattern generator for BIST based on cellular automata

被引:2
|
作者
Cao, Bei [1 ]
Xiao, Liyi [1 ]
Wang, Yongsheng [1 ]
机构
[1] Harbin Inst Technol, Ctr Microelect, Harbin 150006, Peoples R China
关键词
D O I
10.1109/DELTA.2008.65
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The test pattern generator (TPG) in deterministic BIST often suffers from some problems such as extra test power consumption, area overhead and idle test cycles. In this paper, an efficient algorithm is proposed to synthesize a built-in TPG from low power deterministic test patterns without inserting any redundancy test vectors. The structure of TPG is based on the non-uniform cellular automata (CA) and is used to test combinational circuits. And the algorithm is based on the nearest neighborhood model, which can find an optimal non-uniform CA topology to generate given low power test patterns. Simulation results using benchmark combinational circuits show that the generator is efficient to generate the deterministic test patterns in terms of power consumption, area overhead and test time.
引用
收藏
页码:266 / 269
页数:4
相关论文
共 50 条
  • [41] LPTest: a Flexible Low-Power Test Pattern Generator
    Wu, Meng-Fan
    Hu, Kai-Shun
    Huang, Jiun-Lang
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2009, 25 (06): : 323 - 335
  • [42] LPTest: a Flexible Low-Power Test Pattern Generator
    Meng-Fan Wu
    Kai-Shun Hu
    Jiun-Lang Huang
    Journal of Electronic Testing, 2009, 25 : 323 - 335
  • [43] Initialisation of BIST circuits based on rule 60 Cellular Automata
    Garbolino, T
    Hlawiczka, A
    PROGRAMMABLE DEVICES AND SYSTEMS, 2000, : 123 - 128
  • [44] Cellular automata-based test pattern generators with phase shifters
    Mrugalski, G
    Rajski, J
    Tyszer, J
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2000, 19 (08) : 878 - 893
  • [45] Efficient test pattern generators based on specific cellular automata structures
    Garbolino, T
    Hlawiczka, A
    MICROELECTRONICS RELIABILITY, 2002, 42 (06) : 975 - 983
  • [46] Design of test pattern generator (TPG) by an optimized low power design for testability (DFT) for scan BIST circuits using transmission gates
    Balaji, G. Naveen
    Pandian, S. Chenthur
    CLUSTER COMPUTING-THE JOURNAL OF NETWORKS SOFTWARE TOOLS AND APPLICATIONS, 2019, 22 (Suppl 6): : 15231 - 15244
  • [47] Deterministic built-in test with neighborhood pattern generator
    Nakao, M
    Kiyoshige, Y
    Natsume, K
    Hatayama, K
    Fukumoto, S
    Iwasaki, K
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2002, E85D (05): : 874 - 883
  • [48] A Novel Test Pattern Generator with High Fault Coverage for BIST Design
    Zheng Wen-rong
    Wang Shu-zong
    ICIC 2009: SECOND INTERNATIONAL CONFERENCE ON INFORMATION AND COMPUTING SCIENCE, VOL 2, PROCEEDINGS: IMAGE ANALYSIS, INFORMATION AND SIGNAL PROCESSING, 2009, : 59 - 62
  • [49] Advancing Low Power BIST Architecture with GAN-Driven Test Pattern Optimization
    Thangam, C.
    Manjith, R.
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2024, 40 (06): : 691 - 705
  • [50] BIST-oriented test pattern generator for detection of transition faults
    Asakawa, Takeshi
    Iwasaki, Kazuhiko
    Kajihara, Seiji
    Systems and Computers in Japan, 2003, 34 (03): : 76 - 84