Reliability of Cu Pillar on Substrate Interconnects in High Performance Flip Chip Packages

被引:0
|
作者
Katkar, Rajesh [1 ]
Huynh, Michael [1 ]
Mirkarimi, Laura [1 ]
机构
[1] Tessera Inc, San Jose, CA 95134 USA
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this work, we compare the reliability performance of Cu pillar-on-substrate interconnects against Cu pillar-on-die and conventional thin-Cu-UBM with solder-on-substrate-pad (SOP) interconnects within fine pitch Pb-free flip chip packages. Our ongoing results indicate a superior electromigration (EM) lifetime for pillar-on-substrate structures compared to thin-Cu-UBM interconnects. While the primary failure mechanism, the formation of voids and the depletion of the UBM in the cathode bumps, remains similar in both the interconnect structures, severe damage to the substrate side is observed only within the SOP structures. Moreover, the pillar-on-substrate interconnects show enhanced temperature cycling performance compared to pillar-on-die interconnects with 50% performance improvement at 1% failure rate.
引用
下载
收藏
页码:965 / 970
页数:6
相关论文
共 50 条
  • [1] Reliability of Cu Pillar Bumps for Flip-Chip Packages with Ultra Low-k Dielectrics
    Wang, Yiwei
    Lu, Kuan H.
    Im, Jay
    Ho, Paul S.
    2010 PROCEEDINGS 60TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2010, : 1404 - 1410
  • [2] Study of Polyimide in Chip Package Interaction for Flip-Chip Cu Pillar Packages
    Wang, Wei
    Zhang, Dingyou
    Sun, Yangyang
    Rae, David
    Zhao, Lily
    Zheng, Jiantao
    Schwarz, Mark
    Shah, Milind
    Syed, Ahmer
    2018 IEEE 68TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2018), 2018, : 1039 - 1043
  • [3] Optimization of reliability of copper column flip chip packages with variable compliance interconnects
    Tay, Andrew A. O.
    Ho, Siow Ling
    2007 9TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, VOLS 1 AND 2, 2007, : 499 - 503
  • [4] Electromigration reliability and morphologies of Cu pillar flip-chip solder joints with Cu substrate pad metallization
    Lai, Yi-Shao
    Chiu, Ying-Ta
    Chen, Jiunn
    JOURNAL OF ELECTRONIC MATERIALS, 2008, 37 (10) : 1624 - 1630
  • [5] Electromigration Reliability and Morphologies of Cu Pillar Flip-Chip Solder Joints with Cu Substrate Pad Metallization
    Yi-Shao Lai
    Ying-Ta Chiu
    Jiunn Chen
    Journal of Electronic Materials, 2008, 37 : 1624 - 1630
  • [6] Investigation of mechanical reliability of Cu/low-k multi-layer interconnects in flip chip packages
    Uchibori, Chihiro J.
    Zhang, Xuefeng
    Im, Sehyuk
    Ho, Paul S.
    Nakamura, Tomoji
    EUROSIME 2007: THERMAL, MECHANICAL AND MULTI-PHYSICS SIMULATION AND EXPERIMENTS IN MICRO-ELECTRONICS AND MICRO-SYSTEMS, PROCEEDINGS, 2007, : 673 - +
  • [7] Reliability analyses for new improved high performance flip chip BGA packages
    Chong, DYR
    Goh, KY
    Kapoor, R
    Sun, AYS
    PROCEEDINGS OF 5TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, 2003, : 695 - 700
  • [8] Reliability of flip chip and chip size packages
    Reichl, H
    Schubert, A
    Töpper, M
    MICROELECTRONICS RELIABILITY, 2000, 40 (8-10) : 1243 - 1254
  • [9] Development of High Yield, Reliable Fine Pitch Flip Chip Interconnects with Copper Pillar Bumps and Thin Coreless Substrate
    Liu, Weidong
    Xia, Guofeng
    Liang, Tiansheng
    Li, Taotao
    Wang, Xiaolong
    Xie, Jianyou
    Chen, Shiguang
    Yu, Daquan
    2015 IEEE 65TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2015, : 1713 - 1717
  • [10] Electromigration reliability and morphologies of Cu pillar flip-chip solder joints
    Lai, Yi-Shao
    Chin, Ying-Ta
    Lee, Chiu-Wen
    Shao, Yu-Hsiu
    Chen, Jiunn
    58TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, PROCEEDINGS, 2008, : 330 - +