Reliability of Cu Pillar on Substrate Interconnects in High Performance Flip Chip Packages

被引:0
|
作者
Katkar, Rajesh [1 ]
Huynh, Michael [1 ]
Mirkarimi, Laura [1 ]
机构
[1] Tessera Inc, San Jose, CA 95134 USA
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this work, we compare the reliability performance of Cu pillar-on-substrate interconnects against Cu pillar-on-die and conventional thin-Cu-UBM with solder-on-substrate-pad (SOP) interconnects within fine pitch Pb-free flip chip packages. Our ongoing results indicate a superior electromigration (EM) lifetime for pillar-on-substrate structures compared to thin-Cu-UBM interconnects. While the primary failure mechanism, the formation of voids and the depletion of the UBM in the cathode bumps, remains similar in both the interconnect structures, severe damage to the substrate side is observed only within the SOP structures. Moreover, the pillar-on-substrate interconnects show enhanced temperature cycling performance compared to pillar-on-die interconnects with 50% performance improvement at 1% failure rate.
引用
下载
收藏
页码:965 / 970
页数:6
相关论文
共 50 条
  • [21] Reliability of flip chip packages with high thermal conductivity heat spreader attach
    Li, Yuquan
    Johnson, R. Wayne
    Thompson, Patrick
    Hooghan, Tejpal
    Libres, Jeremias
    58TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, PROCEEDINGS, 2008, : 2011 - +
  • [22] Chip-Package Interaction and Reliability Improvement by Structure Optimization for Ultralow-k Interconnects in Flip-Chip Packages
    Zhang, Xuefeng
    Wang, Yiwei
    Im, Jang-Hi
    Ho, Paul S.
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2012, 12 (02) : 462 - 469
  • [23] Coreless Substrate for High Performance Flip Chip Packaging
    Wang, James
    Ding, Y. C.
    Liao, Lia
    Yang, Penny
    Lai, Yi-Shao
    Tseng, Andy
    2010 11TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY & HIGH DENSITY PACKAGING (ICEPT-HDP), 2010, : 819 - 823
  • [24] Development of Compliant Cu Pillar for Flip Chip Package
    Jung, Boo Yang
    Che, F. X.
    Lin, Jong-Kai
    2015 IEEE 17TH ELECTRONICS PACKAGING AND TECHNOLOGY CONFERENCE (EPTC), 2015,
  • [25] New composite organic dielectric for high performance flip chip single chip packages
    Gore, WL
    47TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 1997 PROCEEDINGS, 1997, : 1015 - 1021
  • [26] Correlation of material properties to reliability performance of anisotropic conductive adhesive flip chip packages
    Teo, M
    Mhaisalkar, SG
    Wong, EH
    Teo, PS
    Wong, CC
    Ong, K
    Goh, CF
    Teh, LK
    IEEE TRANSACTIONS ON COMPONENTS AND PACKAGING TECHNOLOGIES, 2005, 28 (01): : 157 - 164
  • [27] Electromigration reliability enhancement of flip chip interconnects using Cu-doped SnPb solder
    Wu, JD
    Lee, CW
    Wu, SY
    Li, S
    2004 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM PROCEEDINGS, 2004, : 565 - 566
  • [28] Simulation and reliability study of Cu/Low-k devices in flip-chip packages
    Zhao, JH
    Wilkerson, B
    Uehling, T
    STRESS-INDUCED PHENOMENA IN METALLIZATION, 2004, 741 : 52 - 61
  • [29] Effect of intermetallic compounds on reliability of Sn-Ag-Cu flip chip solder interconnects for different substrate pad finishes and Ni/Cu UBM
    Gupta, P
    Doraiswami, R
    Tummala, R
    54TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, VOLS 1 AND 2, PROCEEDINGS, 2004, : 68 - 74
  • [30] Copper Pillar Shape and Related Stress Simulation Studies in Flip Chip Packages
    Lee, Ying-Chih
    Factor, Bradford
    Kao, Chin-Li
    Yannou, Jean-Marc
    Lee, Chang-Chi
    2013 EUROPEAN MICROELECTRONICS PACKAGING CONFERENCE (EMPC), 2013,