Low-voltage MOS linear transconductor/squarer and four-quadrant multiplier for analog VLSI

被引:55
|
作者
Demosthenous, A [1 ]
Panovic, M [1 ]
机构
[1] UCL, Dept Elect & Elect Engn, London WC1E 7JE, England
基金
英国工程与自然科学研究理事会;
关键词
analog signal processing; flipped voltage follower; four-quadrant multiplier; harmonic distortion; linear transconductor; MOS analog circuits; squarer;
D O I
10.1109/TCSI.2005.852483
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Analog computations such as four-quadrant multiplication, linear voltage-to-current conversion and sum-square or difference-square are fundamental for many analog signal processing systems. All these functions can be realized based on the principle of the linearized differential pair using floating-voltage sources. This paper describes an improved practical realization of this principle, which is particularly suited to analog VLSI computational systems. The proposed class-AB analog cells are very compact, exhibit low total harmonic distortion and low nonlinearity, have a wide bandwidth, and are compatible with low-power and low-voltage operation. A mathematical discussion on stability and harmonic distortion of the proposed realization is presented. Both simulated results and measurements from fabricated cell samples in a 0.8-mu m CMOS process are given. The described circuits operate from a single 2-V power supply.
引用
收藏
页码:1721 / 1731
页数:11
相关论文
共 50 条
  • [21] Wide range linear tunable BiCMOS transconductor and four-quadrant multiplier
    Liu, SI
    Chen, PK
    Tsay, JH
    [J]. ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 1, 1996, : 308 - 311
  • [22] New CMOS four-quadrant multiplier and squarer circuits
    Liu, SI
    Chang, CC
    Hwang, YS
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 1996, 9 (03) : 257 - 263
  • [23] A low-voltage CMOS linear transconductor suitable for analog multiplier application
    Sawigun, Chutham
    Mahattanakul, Jirayuth
    [J]. 2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 1543 - +
  • [24] MOS Translinear Principle Based Analog Four-Quadrant Multiplier
    Wu, Ruiqi
    Xing, Jianli
    [J]. 2012 INTERNATIONAL CONFERENCE ON ANTI-COUNTERFEITING, SECURITY AND IDENTIFICATION (ASID), 2012,
  • [25] Compact low-voltage CMOS analog divider using a four-quadrant multiplier and biasing control circuit
    Padilla-Cantoya, Ivan
    [J]. 2012 IEEE 55TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2012, : 502 - 505
  • [26] Low Voltage Floating Gate MOS Transistor Based Four-Quadrant Multiplier
    Srivastava, Richa
    Gupta, Maneesha
    Singh, Urvashi
    [J]. RADIOENGINEERING, 2014, 23 (04) : 1150 - 1160
  • [27] A low voltage four-quadrant analog multiplier using Triode-MOSFETs
    Kiatwarin, N.
    Sawigun, C.
    Kiranon, W.
    [J]. 2006 International Symposium on Communications and Information Technologies,Vols 1-3, 2006, : 290 - 293
  • [28] Yet another low-voltage four quadrant analog CMOS multiplier
    RamirezAngulo, J
    [J]. 38TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, PROCEEDINGS, VOLS 1 AND 2, 1996, : 405 - 408
  • [29] FGMOS Four-Quadrant Analog Multiplier
    de la Cruz-Alejo, Jesus
    Santiago Medina-Vazquez, A.
    Noe Oliva-Moreno, L.
    [J]. 2012 9TH INTERNATIONAL CONFERENCE ON ELECTRICAL ENGINEERING, COMPUTING SCIENCE AND AUTOMATIC CONTROL (CCE), 2012,
  • [30] A design of four-quadrant analog multiplier
    Dejhan, K
    Prommee, P
    Tiamvorratat, W
    Mitatha, S
    Chaisayun, I
    [J]. IEEE INTERNATIONAL SYMPOSIUM ON COMMUNICATIONS AND INFORMATION TECHNOLOGIES 2004 (ISCIT 2004), PROCEEDINGS, VOLS 1 AND 2: SMART INFO-MEDIA SYSTEMS, 2004, : 29 - 32