An adjacency-based test pattern generator for low power BIST design

被引:6
|
作者
Girard, P [1 ]
Guiller, L [1 ]
Landrault, C [1 ]
Pravossoudovitch, S [1 ]
机构
[1] Univ Montpellier 2, CNRS, Robot & Microelect Montpellier, Lab Informat, F-34392 Montpellier 5, France
关键词
D O I
10.1109/ATS.2000.893667
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A new BIST TPC design that is comprised of an Adjacency-based TPG plus a conventional pseudo-random TPG (i.e. a LFSR) is presented in this paper. When used to generate test patterns for test-per-clock BIST, it reduces the number of transitions that occur in the CUT and hence decreases the average and peak power consumption during resting. Moreover, the total energy consumption during BIST is also reduced since the test length produced by the mixed TPG is roughly the same than the test length produced by a classical LFSR-based TPG to reach the same fault coverage. Note that this TPG design has been developed to deal preferably with strongly connected circuits with a small number of inputs.
引用
收藏
页码:459 / 464
页数:6
相关论文
共 50 条
  • [21] Using ATPG vectors for BIST test pattern generator
    Asakawa, Takeshi
    Iwasaki, Kazuhiko
    Systems and Computers in Japan, 2001, 32 (11) : 1 - 8
  • [22] An optimized BIST test pattern generator for delay testing
    Girard, P
    Landrault, C
    Moreda, V
    Pravossoudovitch, S
    15TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1997, : 94 - 100
  • [23] An Efficient Deterministic Test Pattern Generator for Scan-Based BIST Environment
    Wei-Lun Wang
    Kuen-Jong Lee
    Journal of Electronic Testing, 2002, 18 : 43 - 53
  • [24] An efficient deterministic test pattern generator for scan-based BIST environment
    Wang, WL
    Lee, KJ
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2002, 18 (01): : 43 - 53
  • [25] DESIGN OF LFSR (LINEAR FEEDBACK SHIFT REGISTER) FOR LOW POWER TEST PATTERN GENERATOR
    Saraswathi, R.
    Manikandan, R.
    2017 INTERNATIONAL CONFERENCE ON NETWORKS & ADVANCES IN COMPUTATIONAL TECHNOLOGIES (NETACT), 2017, : 317 - 322
  • [26] An effective two-pattern test generator for Arithmetic BIST
    Voyiatzis, I.
    Efstathiou, C.
    Antonopoulou, H.
    Milidonis, A.
    COMPUTERS & ELECTRICAL ENGINEERING, 2013, 39 (02) : 398 - 409
  • [27] Adaptive Low Power RTPG for BIST based Test Applications
    John, Renju Thomas
    Sreekanth, K. D.
    Sivanantham, S.
    2013 INTERNATIONAL CONFERENCE ON INFORMATION COMMUNICATION AND EMBEDDED SYSTEMS (ICICES), 2013, : 933 - 936
  • [28] New Test Compression Scheme Based on Low Power BIST
    Tyszer, J.
    Filipek, M.
    Mrugalski, G.
    Mukherjee, N.
    Rajski, J.
    2013 18TH IEEE EUROPEAN TEST SYMPOSIUM (ETS 2013), 2013,
  • [29] An improved low transition test pattern generator for low power applications
    Vellingiri, Govindaraj
    Jayabalan, Ramesh
    DESIGN AUTOMATION FOR EMBEDDED SYSTEMS, 2017, 21 (3-4) : 247 - 263
  • [30] An improved low transition test pattern generator for low power applications
    Govindaraj Vellingiri
    Ramesh Jayabalan
    Design Automation for Embedded Systems, 2017, 21 : 247 - 263