An improved low transition test pattern generator for low power applications

被引:1
|
作者
Govindaraj Vellingiri
Ramesh Jayabalan
机构
[1] Sri Venkateswara College Of Engineering and Technology,
[2] PSG College of Technology,undefined
来源
关键词
BIST; Test pattern generator; Power minimization; Switching activity;
D O I
暂无
中图分类号
学科分类号
摘要
VLSI circuits are perceived to dissipate extra power during testing when compared with that of the normal function. Drastic heat may reduce circuit consistency, shoot up package cost, and even cause permanent damage to the circuit under test. Thus minimization of test power has gained increased significance. This paper explores the avenues in power minimization during test application in CMOS VLSI circuits since power consumption during testing is high when compared to normal operation. Design of low transition Test Pattern Generators is one usual method adopted to reduce power consumption. In the Proposed Modified Low Transition Linear Feedback Shift Register, power dissipation during testing is reduced by minimizing the switching activity between successive test vectors by comparing the two consecutive test vectors and inserting random bit such that total number of transitions is reduced without affecting the randomness. Significant advantage of this method is reduced power consumption with reduced complexity when compared to other existing methods. Considering experimental results there is a significant reduction in power consumption up to 36.2% for ISCAS’85 combinational bench mark circuits and up to 10% for ISCAS’89 Benchmark sequential circuit with marginal increase in area overhead.
引用
收藏
页码:247 / 263
页数:16
相关论文
共 50 条
  • [1] An improved low transition test pattern generator for low power applications
    Vellingiri, Govindaraj
    Jayabalan, Ramesh
    DESIGN AUTOMATION FOR EMBEDDED SYSTEMS, 2017, 21 (3-4) : 247 - 263
  • [2] Low power Test Pattern Generator for BIST
    Puczko, Miroslaw
    2015 SELECTED PROBLEMS OF ELECTRICAL ENGINEERING AND ELECTRONICS (WZEE), 2015,
  • [3] A Low Power Test Pattern Generator for BIST
    Lei, Shaochong
    Liang, Feng
    Liu, Zeye
    Wang, Xiaoying
    Wang, Zhen
    IEICE TRANSACTIONS ON ELECTRONICS, 2010, E93C (05): : 696 - 702
  • [4] A Low Power Pulse Generator for Test Platform Applications
    Liu, Jen-Chieh
    Lee, Pei-Ying
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2016, E99A (07) : 1415 - 1416
  • [5] LPTest: a Flexible Low-Power Test Pattern Generator
    Wu, Meng-Fan
    Hu, Kai-Shun
    Huang, Jiun-Lang
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2009, 25 (06): : 323 - 335
  • [6] A new low power test pattern generator for BIST architecture
    Kim, K
    Song, DS
    Kim, I
    Kang, SH
    IEICE TRANSACTIONS ON ELECTRONICS, 2005, E88C (10): : 2037 - 2038
  • [7] LOW POWER TEST PATTERN GENERATOR WITH MODIFIED CLOCK FOR BIST
    Moryani, Bharti
    Mishra, D. K.
    2017 INTERNATIONAL CONFERENCE ON RECENT INNOVATIONS IN SIGNAL PROCESSING AND EMBEDDED SYSTEMS (RISE), 2017, : 402 - 407
  • [8] LPTest: a Flexible Low-Power Test Pattern Generator
    Meng-Fan Wu
    Kai-Shun Hu
    Jiun-Lang Huang
    Journal of Electronic Testing, 2009, 25 : 323 - 335
  • [9] Design and Implementation of Low Power Test Pattern Generator Using Low Transitions LFSR
    Thubrikar, Tejas
    Kakde, Sandeep
    Gaidhani, Shweta
    Kamble, Shailesh
    Shah, Nikit
    2017 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), 2017, : 467 - 471
  • [10] A new low power test pattern generator using a transition monitoring window based on BIST architecture
    Kim, Y
    Yang, MH
    Lee, Y
    Kang, S
    14TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2005, : 230 - 235