An improved low transition test pattern generator for low power applications

被引:1
|
作者
Govindaraj Vellingiri
Ramesh Jayabalan
机构
[1] Sri Venkateswara College Of Engineering and Technology,
[2] PSG College of Technology,undefined
来源
关键词
BIST; Test pattern generator; Power minimization; Switching activity;
D O I
暂无
中图分类号
学科分类号
摘要
VLSI circuits are perceived to dissipate extra power during testing when compared with that of the normal function. Drastic heat may reduce circuit consistency, shoot up package cost, and even cause permanent damage to the circuit under test. Thus minimization of test power has gained increased significance. This paper explores the avenues in power minimization during test application in CMOS VLSI circuits since power consumption during testing is high when compared to normal operation. Design of low transition Test Pattern Generators is one usual method adopted to reduce power consumption. In the Proposed Modified Low Transition Linear Feedback Shift Register, power dissipation during testing is reduced by minimizing the switching activity between successive test vectors by comparing the two consecutive test vectors and inserting random bit such that total number of transitions is reduced without affecting the randomness. Significant advantage of this method is reduced power consumption with reduced complexity when compared to other existing methods. Considering experimental results there is a significant reduction in power consumption up to 36.2% for ISCAS’85 combinational bench mark circuits and up to 10% for ISCAS’89 Benchmark sequential circuit with marginal increase in area overhead.
引用
收藏
页码:247 / 263
页数:16
相关论文
共 50 条
  • [41] Ultra-low Power FinFET SRAM Cell with Improved Stability Suitable for Low Power Applications
    Birla, Shilpi
    INTERNATIONAL JOURNAL OF ELECTRONICS AND TELECOMMUNICATIONS, 2019, 65 (04) : 603 - 609
  • [42] IMPROVED DYNAMIC CURRENT MODE LOGIC FOR LOW POWER APPLICATIONS
    Ramakrishnan, S.
    Lau, K. T.
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2008, 17 (02) : 183 - 190
  • [43] LOW POWER TEST
    Bahl, Swapnil
    Sarkar, Rajiv
    Garg, Akhil
    2008 IEEE INTERNATIONAL TEST CONFERENCE, VOLS 1 AND 2, PROCEEDINGS, 2008, : 1038 - 1038
  • [44] Adaptive Low Power RTPG for BIST based Test Applications
    John, Renju Thomas
    Sreekanth, K. D.
    Sivanantham, S.
    2013 INTERNATIONAL CONFERENCE ON INFORMATION COMMUNICATION AND EMBEDDED SYSTEMS (ICICES), 2013, : 933 - 936
  • [45] Low power asynchronous generator analysis
    Brslica, Vit
    TOPICS IN APPLIED ELECTROMAGNETICS AND COMMUNICATIONS: PROCEEDINGS OF THE 5TH WSEAS INTERNATIONAL CONFERENCE ON APPLIED ELECTROMAGNETICS, WIRELESS AND OPTICAL COMMUNICATIONS (ELECTROSCIENCE '07), 2007, : 82 - 86
  • [46] A Low-Power Tunable Square-Wave Generator for Instrumentation Applications
    Panda, Apurbaranjan
    Singh, Ashutosh Kumar
    Tirupathi, Rakesh
    Kar, Sougata Kumar
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2020, 69 (07) : 5051 - 5057
  • [47] Model of Low Power Superconducting Generator
    Czerwinski, Dariusz
    Pcian, Mieczyslaw
    Majka, Michal
    2017 INTERNATIONAL CONFERENCE ON ELECTROMAGNETIC DEVICES AND PROCESSES IN ENVIRONMENT PROTECTION WITH SEMINAR APPLICATIONS OF SUPERCONDUCTORS (ELMECO & AOS), 2017,
  • [48] A Low-Power and Portable Spread Spectrum Clock Generator for SoC Applications
    Sheng, Duo
    Chung, Ching-Che
    Lee, Chen-Yi
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2011, 19 (06) : 1113 - 1117
  • [49] Design of a Thin-Film Thermoelectric Generator for Low-Power Applications
    Korotkov A.S.
    Loboda V.V.
    Dzyubanenko S.V.
    Bakulin E.M.
    Russian Microelectronics, 2019, 48 (5) : 326 - 334
  • [50] High efficiency UWB pulse generator for ultra-low-power applications
    Vauche, Remy
    Bourdel, Sylvain
    Dehaese, Nicolas
    Gaubert, Jean
    Sparrow, Oswaldo Ramos
    Muhr, Eloi
    Barthelemy, Herve
    INTERNATIONAL JOURNAL OF MICROWAVE AND WIRELESS TECHNOLOGIES, 2016, 8 (03) : 495 - 503