An improved low transition test pattern generator for low power applications

被引:1
|
作者
Govindaraj Vellingiri
Ramesh Jayabalan
机构
[1] Sri Venkateswara College Of Engineering and Technology,
[2] PSG College of Technology,undefined
来源
关键词
BIST; Test pattern generator; Power minimization; Switching activity;
D O I
暂无
中图分类号
学科分类号
摘要
VLSI circuits are perceived to dissipate extra power during testing when compared with that of the normal function. Drastic heat may reduce circuit consistency, shoot up package cost, and even cause permanent damage to the circuit under test. Thus minimization of test power has gained increased significance. This paper explores the avenues in power minimization during test application in CMOS VLSI circuits since power consumption during testing is high when compared to normal operation. Design of low transition Test Pattern Generators is one usual method adopted to reduce power consumption. In the Proposed Modified Low Transition Linear Feedback Shift Register, power dissipation during testing is reduced by minimizing the switching activity between successive test vectors by comparing the two consecutive test vectors and inserting random bit such that total number of transitions is reduced without affecting the randomness. Significant advantage of this method is reduced power consumption with reduced complexity when compared to other existing methods. Considering experimental results there is a significant reduction in power consumption up to 36.2% for ISCAS’85 combinational bench mark circuits and up to 10% for ISCAS’89 Benchmark sequential circuit with marginal increase in area overhead.
引用
收藏
页码:247 / 263
页数:16
相关论文
共 50 条
  • [21] A low power test pattern generation method
    Zhang, Guohe
    Ji, Lili
    Zhang, Linlin
    Lei, Shaochong
    Liang, Feng
    Hsi-An Chiao Tung Ta Hsueh/Journal of Xi'an Jiaotong University, 2013, 47 (02): : 47 - 52
  • [22] ASIPAMPIUM: An Efficient ASIP Generator for Low Power Applications
    Engroff, Alian
    Romanssini, Marcelo
    Compassi-Severo, Lucas
    de Aguirre, Paulo C. C.
    Girardi, Alessandro
    ELECTRONICS, 2023, 12 (02)
  • [23] Low-power selective pattern compression for scan-based test applications
    Sivanantham, S.
    Mallick, P. S.
    Perinbam, J. Raja Paul
    COMPUTERS & ELECTRICAL ENGINEERING, 2014, 40 (04) : 1053 - 1063
  • [24] Low-Power and Space-Efficient Built In Self-Test Architecture With MSIC Test Pattern Generator
    Kolanchinathan, V. P.
    Kumar, T. R. Dinesh
    Jaishree, P.
    Niranjana, M.
    Sowmiya, M.
    Thresha, V
    Sri, K. Pooja
    JOURNAL OF POPULATION THERAPEUTICS AND CLINICAL PHARMACOLOGY, 2023, 30 (09): : E308 - E314
  • [25] SR-TPG: A Low Transition Test Pattern Generator for Test-per-Clock and Test-per-Scan BIST
    Abu-Issa, Abdallatif S.
    Tumar, Iyad K.
    Ghanem, Wasel T.
    2015 10TH INTERNATIONAL DESIGN & TEST SYMPOSIUM (IDT), 2015, : 124 - 128
  • [26] Test pattern generation methodology for low power consumption
    Corno, F
    Prinetto, P
    Rebaudengo, M
    Reorda, MS
    16TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1998, : 453 - 457
  • [27] A low cost test pattern generator for test-per-clock BIST scheme
    Lei, Shaochong
    Wang, Zhen
    Liu, Zeye
    Liang, Feng
    IEICE ELECTRONICS EXPRESS, 2010, 7 (10): : 672 - 677
  • [28] A Low-Leakage Parallel CRC Generator for Ultra-Low Power Applications
    Alarcon, Louis P.
    Liu, Tsung-Te
    Rabaey, Jan M.
    2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 2063 - 2066
  • [29] CMOS-on-Quartz Pulse Generator for Low Power Applications
    Kanjanavirojkul, Parit
    Nguyen Ngoc Mai-Khanh
    Iizuka, Tetsuya
    Nakura, Toru
    Asada, Kunihiro
    2017 22ND ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2017, : 29 - 30
  • [30] Low power pulse generator as a capacitive interface for MEMS applications
    Jazairli, Mohamad Al Kadi
    Flandre, Denis
    PRIME: PROCEEDINGS OF THE CONFERENCE 2009 PHD RESEARCH IN MICROELECTRONICS AND ELECTRONICS, 2009, : 312 - 315