An adjacency-based test pattern generator for low power BIST design

被引:6
|
作者
Girard, P [1 ]
Guiller, L [1 ]
Landrault, C [1 ]
Pravossoudovitch, S [1 ]
机构
[1] Univ Montpellier 2, CNRS, Robot & Microelect Montpellier, Lab Informat, F-34392 Montpellier 5, France
关键词
D O I
10.1109/ATS.2000.893667
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A new BIST TPC design that is comprised of an Adjacency-based TPG plus a conventional pseudo-random TPG (i.e. a LFSR) is presented in this paper. When used to generate test patterns for test-per-clock BIST, it reduces the number of transitions that occur in the CUT and hence decreases the average and peak power consumption during resting. Moreover, the total energy consumption during BIST is also reduced since the test length produced by the mixed TPG is roughly the same than the test length produced by a classical LFSR-based TPG to reach the same fault coverage. Note that this TPG design has been developed to deal preferably with strongly connected circuits with a small number of inputs.
引用
收藏
页码:459 / 464
页数:6
相关论文
共 50 条
  • [31] Low power pattern generation for BIST architecture
    Ahmed, N
    Tehranipour, MH
    Nourani, M
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS, 2004, : 689 - 692
  • [32] LPTest: a Flexible Low-Power Test Pattern Generator
    Wu, Meng-Fan
    Hu, Kai-Shun
    Huang, Jiun-Lang
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2009, 25 (06): : 323 - 335
  • [33] LPTest: a Flexible Low-Power Test Pattern Generator
    Meng-Fan Wu
    Kai-Shun Hu
    Jiun-Lang Huang
    Journal of Electronic Testing, 2009, 25 : 323 - 335
  • [34] A low power BIST TPG design
    He, RG
    Li, XW
    Gong, YZ
    2003 5TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2003, : 1136 - 1139
  • [35] Advancing Low Power BIST Architecture with GAN-Driven Test Pattern Optimization
    Thangam, C.
    Manjith, R.
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2024, 40 (06): : 691 - 705
  • [36] BIST-oriented test pattern generator for detection of transition faults
    Asakawa, Takeshi
    Iwasaki, Kazuhiko
    Kajihara, Seiji
    Systems and Computers in Japan, 2003, 34 (03): : 76 - 84
  • [37] Low Cost Test Pattern Generation in Scan-Based BIST Schemes
    Zhang, Guohe
    Yuan, Ye
    Liang, Feng
    Wei, Sufen
    Yang, Cheng-Fu
    ELECTRONICS, 2019, 8 (03)
  • [38] CA-based test vector generator in BIST
    Zhang, CW
    Chen, XD
    Pong, QC
    ICEMI'2001: FIFTH INTERNATIONAL CONFERENCE ON ELECTRONIC MEASUREMENT AND INSTRUMENTS, VOL 1, CONFERENCE PROCEEDINGS, 2001, : 133 - 136
  • [39] Low-transition test pattern generation for BIST-based applications
    Nourani, Mehrdad
    Tehranipoor, Mohammad
    Ahmed, Nisar
    IEEE TRANSACTIONS ON COMPUTERS, 2008, 57 (03) : 303 - 315
  • [40] A BIST pattern generator design for near-perfect fault coverage
    Chatterjee, M
    Pradhan, DK
    IEEE TRANSACTIONS ON COMPUTERS, 2003, 52 (12) : 1543 - 1558