An adjacency-based test pattern generator for low power BIST design

被引:6
|
作者
Girard, P [1 ]
Guiller, L [1 ]
Landrault, C [1 ]
Pravossoudovitch, S [1 ]
机构
[1] Univ Montpellier 2, CNRS, Robot & Microelect Montpellier, Lab Informat, F-34392 Montpellier 5, France
关键词
D O I
10.1109/ATS.2000.893667
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A new BIST TPC design that is comprised of an Adjacency-based TPG plus a conventional pseudo-random TPG (i.e. a LFSR) is presented in this paper. When used to generate test patterns for test-per-clock BIST, it reduces the number of transitions that occur in the CUT and hence decreases the average and peak power consumption during resting. Moreover, the total energy consumption during BIST is also reduced since the test length produced by the mixed TPG is roughly the same than the test length produced by a classical LFSR-based TPG to reach the same fault coverage. Note that this TPG design has been developed to deal preferably with strongly connected circuits with a small number of inputs.
引用
收藏
页码:459 / 464
页数:6
相关论文
共 50 条
  • [41] SR-TPG: A Low Transition Test Pattern Generator for Test-per-Clock and Test-per-Scan BIST
    Abu-Issa, Abdallatif S.
    Tumar, Iyad K.
    Ghanem, Wasel T.
    2015 10TH INTERNATIONAL DESIGN & TEST SYMPOSIUM (IDT), 2015, : 124 - 128
  • [42] Pattern Mapping Method for Low Power BIST Based on Transition Freezing Method
    Kim, Youbean
    Jang, Jaewon
    Son, Hyunwook
    Kang, Sungho
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2010, E93D (03) : 643 - 646
  • [43] Low-power test pattern generator using modified LFSR
    Govindaraj V.
    Dhanasekar S.
    Martinsagayam K.
    Pandey D.
    Pandey B.K.
    Nassa V.K.
    Aerospace Systems, 2024, 7 (01) : 67 - 74
  • [44] Low Power BIST based Multiplier Design and Simulation using FPGA
    Mishra, Bharti
    Jain, Rita
    Saraswat, Richa
    2016 IEEE STUDENTS' CONFERENCE ON ELECTRICAL, ELECTRONICS AND COMPUTER SCIENCE (SCEECS), 2016,
  • [45] Deterministic test pattern generator design
    Papa, Gregor
    Garbolino, Tomasz
    Novak, Franc
    APPLICATIONS OF EVOLUTIONARY COMPUTING, PROCEEDINGS, 2008, 4974 : 204 - +
  • [46] Test pattern generator design optimization based on genetic algorithm
    Garbolino, Tomasz
    Papa, Gregor
    NEW FRONTIERS IN APPLIED ARTIFICIAL INTELLIGENCE, 2008, 5027 : 580 - +
  • [47] Design of efficient BIST test pattern generators for delay testing
    Chen, CA
    Gupta, SK
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1996, 15 (12) : 1568 - 1575
  • [48] Stepped Segment LFSR for Low Test Power BIST
    Ram, B. V. Bhargav
    Harish, G.
    Yelampalli, Shiva
    2015 INTERNATIONAL CONFERENCE ON SMART TECHNOLOGIES AND MANAGEMENT FOR COMPUTING, COMMUNICATION, CONTROLS, ENERGY AND MATERIALS (ICSTM), 2015, : 424 - 427
  • [49] Low power logic BIST with high test effectiveness
    Wang, Weizheng
    Liu, Peng
    Cai, Shuo
    Xiang, Lingyun
    IEICE ELECTRONICS EXPRESS, 2013, 10 (23):
  • [50] Pseudo-random pattern generator design for column-matching BIST
    Fiser, Petr
    DSD 2007: 10TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN ARCHITECTURES, METHODS AND TOOLS, PROCEEDINGS, 2007, : 657 - 663