An Evolutionary Algorithm Based Approach for VLSI Floor-planning

被引:0
|
作者
Maji, K. B. [1 ]
Ghosh, Atreye [1 ]
Kar, R. [1 ]
Mandal, D. [1 ]
Ghoshal, S. P. [2 ]
机构
[1] NIT, Dept Elect & Commun Engn, Durgapur, Durgapur, India
[2] NIT, Dept Elect Engn, Durgapur, Durgapur, India
关键词
VLSI; Floor-planning; CRPSO; Optimization; Area; Wire length;
D O I
暂无
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
As the number of transistors in a single Very Large Scale Integrated (VLSI) chip is countless, the IC design has become much more complex. Floor-planning is an essential design step for hierarchical, building-module design methodology. Floor-planning provides an early feedback that evaluates the architectural decisions; estimates the chip areas; delays and congestion caused by wiring. As the technology advances, the design complexity increases and the circuit size gets larger. To cope up with the ever increasing design complexity, hierarchical design and intellectual property (IP) modules are widely used. This trend makes floor-planning much more critical to the quality of the VLSI design than ever. This paper presents an evolutionary algorithm called Craziness Based Particle Swarm Optimization algorithm (CRPSO) for floor-planning optimization of VLSI chip. CRPSO is a modified version of Particle Swarm Optimization (PSO) Technique and is employed to speed up the local search and to improve the precision of the solution. The main objective of floor-planning optimization is to minimize the chip area and the interconnection wire length. Floor-planning directly correlates to the cost of the silicon chip. The simulation results show that the CRPSO based floor-planning outperforms those of the other approaches reported in earlier literature.
引用
收藏
页码:248 / 253
页数:6
相关论文
共 50 条
  • [1] MASON - A GLOBAL FLOOR-PLANNING APPROACH FOR VLSI DESIGN
    LAPOTIN, DP
    DIRECTOR, SW
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1986, 5 (04) : 477 - 489
  • [2] Evolutionary computation engine for floor-planning
    Yoshikawa, M
    Terai, H
    [J]. 2004 1st International Conference on Electrical and Electronics Engineering (ICEEE), 2004, : 267 - 271
  • [3] Optimization of Floor-planning using Genetic Algorithm
    Singha, T.
    Dutta, H. S.
    De, M.
    [J]. 2ND INTERNATIONAL CONFERENCE ON COMPUTER, COMMUNICATION, CONTROL AND INFORMATION TECHNOLOGY (C3IT-2012), 2012, 4 : 825 - 829
  • [4] Simple and efficient floor-planning
    Kurowski, M
    [J]. INFORMATION PROCESSING LETTERS, 2003, 86 (03) : 113 - 119
  • [5] PIONEER - A MACRO-BASED FLOOR-PLANNING DESIGN SYSTEM
    WOO, LS
    WONG, CK
    TANG, DT
    [J]. VLSI SYSTEMS DESIGN, 1986, 7 (08): : 32 - &
  • [6] Efficient thermal via planning approach and its application in 3-D floor-planning
    Li, Zhuoyuan
    Hong, Xianlong
    Zhou, Qiang
    Zeng, Shan
    Bian, Jinian
    Yu, Wenjian
    Yang, Hannah H.
    Pitchumani, Vijay
    Cheng, Chung-Kuan
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2007, 26 (04) : 645 - 658
  • [7] Floor-planning via orderly spanning trees
    Liao, CC
    Lu, HI
    Yen, HC
    [J]. GRAPH DRAWING, 2002, 2265 : 367 - 377
  • [8] Compact floor-planning via orderly spanning trees
    Liao, CC
    Lu, HI
    Yen, HC
    [J]. JOURNAL OF ALGORITHMS-COGNITION INFORMATICS AND LOGIC, 2003, 48 (02): : 441 - 451
  • [9] Reallocation and rescheduling after floor-planning for timing optimization
    Wang, YF
    Bian, J
    Wu, Q
    Hu, H
    [J]. 2003 5TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2003, : 212 - 215
  • [10] DESIGN TOOL FEATURES AUTO INTERACTIVE FLOOR-PLANNING AND ROUTING
    DONLIN, M
    [J]. COMPUTER DESIGN, 1993, 32 (08): : 112 - 113