Low Power Memory Implementation for a GHz plus Dual Core ARM Cortex A9 processor on a High-K Metal Gate 32nm Low Power Process

被引:0
|
作者
Yeung, Gus [1 ]
Hoxey, Paul [2 ]
Prabhat, Pranay [2 ]
Chong, Y. K. [1 ]
O'Driscoll, Dermot [1 ]
Hawkins, Chris [1 ]
机构
[1] ARM Inc, Austin, TX 78735 USA
[2] ARM Inc, Cambridge, England
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Dynamic power is a keenly analysed design parameter in SRAM memory design especially in low power battery operated systems. A simple way to reduce dynamic power (and leakage power) is to lower the operating voltage to the minimum possible for a given operating speed requirement. The transistor threshold voltages ultimately define the lowest operating voltage possible but memory circuits have a number of specific issues which usually limit minimum operating voltages to higher then the theoretical minimum. One such issue is the write operation to a standard 6T SRAM bit cell. This paper explains the techniques and write assist circuits used in the level 1 cache sub-system in a GHz+ Dual Core ARM Cortex A9 CPU on a 32nm LP process [1] to support low voltage operation. Two independently enabled techniques are implemented; a supply boosting scheme to drive the memory above the nominal supply voltage and a novel voltage lowering scheme to reduce the voltage supply to the bit cells. Both are discussed and the improvement in minimum functional operating voltage is reported.
引用
收藏
页码:235 / 238
页数:4
相关论文
共 50 条
  • [1] A 1.6 GHz Dual-Core ARM Cortex A9 implementation on a low power High-K Metal Gate 32nm Process
    Koppanalil, Jinson
    Yeung, Gus
    O'Driscoll, Dermot
    Householder, Sean
    Hawkins, Chris
    2011 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2011, : 239 - 242
  • [2] Scaling of 32nm Low Power SRAM with High-K Metal Gate
    Yang, H. S.
    Wong, R.
    Hasumi, R.
    Gao, Y.
    Kim, N. S.
    Lee, D. H.
    Badrudduza, S.
    Nair, D.
    Ostermayr, M.
    Kang, H.
    Zhuang, H.
    Li, J.
    Kang, L.
    Chen, X.
    Thean, A.
    Arnaud, F.
    Zhuang, L.
    Schiller, C.
    Sun, D. P.
    Teh, Y. W.
    Wallner, J.
    Takasu, Y.
    Stein, K.
    Samavedam, S.
    Jaeger, D.
    Baiocco, C. V.
    Sherony, M.
    Khare, M.
    Lage, C.
    Pape, J.
    Sudijono, J.
    Steegen, A. L.
    Stiffler, S.
    IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2008, TECHNICAL DIGEST, 2008, : 233 - +
  • [3] A 32nm Low Power RF CMOS SOC Technology Featuring High-k/Metal Gate
    VanDerVoorn, P.
    Agostinelli, M.
    Choi, S. -J.
    Curello, G.
    Deshpande, H.
    El-Tanani, M. A.
    Hafez, W.
    Jalan, U.
    Janbay, L.
    Kang, M.
    Koh, K. -J.
    Komeyli, K.
    Lakdawala, H.
    Lin, J.
    Lindert, N.
    Mudanai, S.
    Park, J.
    Phoa, K.
    Rahman, A.
    Rizk, J.
    Rockford, L.
    Sacks, G.
    Soumyanath, K.
    Tashiro, H.
    Taylor, S.
    Tsai, C.
    Xu, H.
    Xu, J.
    Yang, L.
    Young, I.
    Yeh, J. -Y.
    Yip, J.
    Bai, P.
    Jan, C. -H.
    2010 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2010, : 137 - +
  • [4] 32nm Gate-First High-k/Metal-Gate Technology for High Performance Low Power Applications
    Diaz, C. H.
    Goto, K.
    Huang, H. T.
    Yasuda, Yuri
    Tsao, C. P.
    Chu, T. T.
    Lu, W. T.
    Chang, Vincent
    Hou, Y. T.
    Chao, Y. S.
    Hsu, P. F.
    Chen, C. L.
    Lin, K. C.
    Ng, J. A.
    Yang, W. C.
    Chen, C. H.
    Peng, Y. H.
    Chen , C. J.
    Chen, C. C.
    Yu, M. H.
    Yeh, L. Y.
    You, K. S.
    Chen, K. S.
    Thei, K. B.
    Lee, C. H.
    Yang, S. H.
    Cheng, J. Y.
    Huang, K. T.
    Liaw, J. J.
    Ku, Y.
    Jang, S. M.
    Chuang, H.
    Liang, M. S.
    IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2008, TECHNICAL DIGEST, 2008, : 629 - 632
  • [5] 32nm High K Metal Gate (HKMG) Designs for Low Power Applications
    Choi, Kyu-Myung
    ISOCC: 2008 INTERNATIONAL SOC DESIGN CONFERENCE, VOLS 1-3, 2008, : 68 - 69
  • [6] A cost effective 32nm high-k/metal gate CMOS technology for low power applications with single-metal/gate-first process
    Chen, X.
    Samavedam, S.
    Narayanan, V.
    Stein, K.
    Hobbs, C.
    Baiocco, C.
    Li, W.
    Jaeger, D.
    Zaleski, M.
    Yang, H. S.
    Kim, N.
    Lee, Y.
    Zhang, D.
    Kang, L.
    Chen, J.
    Zhuang, H.
    Sheikh, A.
    Wallner, J.
    Aquilino, M.
    Han, J.
    Jin, Z.
    Li, J.
    Massey, G.
    Kalpat, S.
    Jha, R.
    Moumen, N.
    Mo, R.
    Kirshnan, S.
    Wang, X.
    Chudzik, M.
    Chowdhwy, M.
    Nair, D.
    Reddy, C.
    Teh, Y. W.
    Kothandaraman, C.
    Coolbaugh, D.
    Pandey, S.
    Tekleab, D.
    Thean, A.
    Sherony, M.
    Lage, C.
    Sudijono, J.
    Lindsay, R.
    Ku, J. H.
    Khare, M.
    Steegen, A.
    2008 SYMPOSIUM ON VLSI TECHNOLOGY, 2008, : 67 - +
  • [7] A cost effective 32nm high-k/metal gate CMOS technology for low power applications with single-metal/gate-first process
    Chen, X.
    Samavedam, S.
    Narayanan, V.
    Stein, K.
    Hobbs, C.
    Baiocco, C.
    Li, W.
    Jaeger, D.
    Zaleski, M.
    Yang, H. S.
    Kim, N.
    Lee, Y.
    Zhang, D.
    Kang, L.
    Chen, J.
    Zhuang, H.
    Sheikh, A.
    Wallner, J.
    Aquilino, M.
    Han, J.
    Jin, Z.
    Li, J.
    Massey, G.
    Kalpat, S.
    Jha, R.
    Moumen, N.
    Mo, R.
    Kirshnan, S.
    Wang, X.
    Chudzik, M.
    Chowdhury, M.
    Nair, D.
    Reddy, C.
    Teh, Y. W.
    Kothandaraman, C.
    Coolbaugh, D.
    Pandey, S.
    Tekleab, D.
    Thean, A.
    Sherony, M.
    Lage, C.
    Sudijono, J.
    Lindsay, R.
    Ku, J. H.
    Khare, M.
    Steegen, A.
    2008 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2008, : 88A - 89A
  • [8] Statistical Process Modelling For 32nm High-K/Metal Gate PMOS Device
    Maheran, Afifah A. H.
    Faizah, Noor Z. A.
    Menon, P. S.
    Ahmad, I.
    Apte, P. R.
    Kalaivani, T.
    Salehuddin, F.
    2014 IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS (ICSE), 2014, : 232 - 235
  • [9] A 1.6 GHz Quad-Core Application Processor Manufactured in 32 nm High-k Metal Gate Process for Smart Mobile Devices
    Yang, Se-Hyun
    Pyo, Jungyul
    Shin, Youngmin
    Son, Jae Cheol
    IEEE COMMUNICATIONS MAGAZINE, 2013, 51 (04) : 94 - 98
  • [10] Single metal gate on high-k gate stacks for 45nm low power CMOS
    Taylor, W. J., Jr.
    Capasso, C.
    Min, B.
    Winstead, B.
    Verret, E.
    Loiko, K.
    Gilmer, D.
    Hegde, R. I.
    Schaeffer, J.
    Luckowski, E.
    Martinez, A.
    Raymond, M.
    Happ, C.
    Triyoso, D. H.
    Kalpat, S.
    Haggag, A.
    Roan, D.
    Nguyen, J. -Y.
    La, L. B.
    Hebert, L.
    Smith, J.
    Jovanovic, D.
    Burnett, D.
    Foisy, M.
    Cave, N.
    Tobin, P. J.
    Samavedam, S. B.
    White, B. E., Jr.
    Venkatesan, S.
    2006 INTERNATIONAL ELECTRON DEVICES MEETING, VOLS 1 AND 2, 2006, : 366 - +