Low Power Memory Implementation for a GHz plus Dual Core ARM Cortex A9 processor on a High-K Metal Gate 32nm Low Power Process

被引:0
|
作者
Yeung, Gus [1 ]
Hoxey, Paul [2 ]
Prabhat, Pranay [2 ]
Chong, Y. K. [1 ]
O'Driscoll, Dermot [1 ]
Hawkins, Chris [1 ]
机构
[1] ARM Inc, Austin, TX 78735 USA
[2] ARM Inc, Cambridge, England
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Dynamic power is a keenly analysed design parameter in SRAM memory design especially in low power battery operated systems. A simple way to reduce dynamic power (and leakage power) is to lower the operating voltage to the minimum possible for a given operating speed requirement. The transistor threshold voltages ultimately define the lowest operating voltage possible but memory circuits have a number of specific issues which usually limit minimum operating voltages to higher then the theoretical minimum. One such issue is the write operation to a standard 6T SRAM bit cell. This paper explains the techniques and write assist circuits used in the level 1 cache sub-system in a GHz+ Dual Core ARM Cortex A9 CPU on a 32nm LP process [1] to support low voltage operation. Two independently enabled techniques are implemented; a supply boosting scheme to drive the memory above the nominal supply voltage and a novel voltage lowering scheme to reduce the voltage supply to the bit cells. Both are discussed and the improvement in minimum functional operating voltage is reported.
引用
收藏
页码:235 / 238
页数:4
相关论文
共 50 条
  • [11] High Performance DDR Architecture in Intel® Core™ processors using 32nm CMOS High-K Metal-Gate Process
    Mosalikanti, Praveen
    Mozak, Chris
    Kurd, Nasser
    2011 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2011, : 154 - 157
  • [12] A 32nm SoC Platform Technology with 2nd Generation High-k/Metal Gate Transistors Optimized for Ultra Low Power, High Performance, and High Density Product Applications
    Jan, C. -H.
    Agostinelli, M.
    Buehler, M.
    Chen, Z. -P.
    Choi, S. -J.
    Curello, G.
    Deshpande, H.
    Gannavaram, S.
    Hafez, W.
    Jalan, U.
    Kang, M.
    Kolar, P.
    Komeyli, K.
    Landau, B.
    Lake, A.
    Lazo, N.
    Lee, S. -H.
    Leo, T.
    Lin, J.
    Lindert, N.
    Ma, S.
    McGill, L.
    Meining, C.
    Paliwal, A.
    Park, J.
    Phoa, K.
    Post, I.
    Pradhan, N.
    Prince, M.
    Rahman, A.
    Rizk, J.
    Rockford, L.
    Sacks, G.
    Schmitz, A.
    Tashiro, H.
    Tsai, C.
    Vandervoorn, P.
    Xu, J.
    Yang, L.
    Yeh, J. -Y.
    Yip, J.
    Zhang, K.
    Zhang, Y.
    Bai, P.
    2009 IEEE INTERNATIONAL ELECTRON DEVICES MEETING, 2009, : 599 - 602
  • [13] Implementation of nanoscale circuits using dual metal gate engineered nanowire MOSFET with high-k dielectrics for low power applications
    Pravin, J. Charles
    Nirmal, D.
    Prajoon, P.
    Ajayan, J.
    PHYSICA E-LOW-DIMENSIONAL SYSTEMS & NANOSTRUCTURES, 2016, 83 : 95 - 100
  • [14] A Sub-2 W Low Power IA Processor for Mobile Internet Devices in 45 nm High-k Metal Gate CMOS
    Gerosa, Gianfranco
    Curtis, Steve
    D'Addeo, Michael
    Jiang, Bo
    Kuttanna, Belliappa
    Merchant, Feroze
    Patel, Binta
    Taufique, Moharnmed H.
    Samarchi, Haytham
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (01) : 73 - 82
  • [15] High Performance 32nm Logic Technology Featuring 2nd Generation High-k plus Metal Gate Transistors
    Packan, P.
    Akbar, S.
    Armstrong, M.
    Bergstrom, D.
    Brazier, M.
    Deshpande, H.
    Dev, K.
    Ding, G.
    Ghani, T.
    Golonzka, O.
    Han, W.
    He, J.
    Heussner, R.
    James, R.
    Jopling, J.
    Kenyon, C.
    Lee, S-H.
    Liu, M.
    Lodha, S.
    Mattis, B.
    Murthy, A.
    Neiberg, L.
    Neirynck, J.
    Pae, S.
    Parker, C.
    Pipes, L.
    Sebastian, J.
    Seiple, J.
    Sell, B.
    Sharma, A.
    Sivakumar, S.
    Song, B.
    St Amour, A.
    Tone, K.
    Troeger, T.
    Weber, C.
    Zhang, K.
    Luo, Y.
    Natarajan, S.
    2009 IEEE INTERNATIONAL ELECTRON DEVICES MEETING, 2009, : 611 - +
  • [16] A 28 nm High-k/MG Heterogeneous Multi-Core Mobile Application Processor With 2 GHz Cores and Low-Power 1 GHz Cores
    Igarashi, Mitsuhiko
    Uemura, Toshifumi
    Mori, Ryo
    Kishibe, Hiroshi
    Nagayama, Midori
    Taniguchi, Masaaki
    Wakahara, Kohei
    Saito, Toshiharu
    Fujigaya, Masaki
    Fukuoka, Kazuki
    Nii, Koji
    Kataoka, Takeshi
    Hattori, Toshihiro
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2015, 50 (01) : 92 - 101
  • [17] Gate first metal-aluminum-nitride PMOS electrodes for 32nm low standby power applications
    Wen, H. -C.
    Song, S. C.
    Park, C. S.
    Burham, C.
    Bersuker, G.
    Choi, K.
    Quevedo-Lopez, M. A.
    Ju, B. S.
    Alshareef, H. N.
    Niimi, H.
    Park, H. B.
    Lysaght, P. S.
    Majhi, P.
    Lee, B. H.
    Jammy, R.
    2007 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2007, : 160 - +
  • [18] RELIABILITY STUDIES ON A 45NM LOW POWER SYSTEM-ON-CHIP (SOC) DUAL GATE OXIDE HIGH-K/METAL GATE (DG HK plus MG) TECHNOLOGY
    Prasad, C.
    Bai, P.
    Gannavaram, S.
    Hafez, W.
    Hicks, J.
    Jan, C. -H.
    Lin, J.
    Jones, M.
    Komeyli, K.
    Kotlyar, R.
    Mistry, K.
    Post, I.
    Tsai, C.
    2010 INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, 2010, : 293 - 298
  • [19] Gate-Stack Engineering to Improve the Performance of 28 nm Low-Power High-K/Metal-Gate Device
    Park, Jeewon
    Jang, Wansu
    Shin, Changhwan
    MICROMACHINES, 2021, 12 (08)
  • [20] Gate-first High-k/Metal Gate DRAM Technology for Low Power and High Performance Products
    Sung, Minchul
    Jang, Se-Aug
    Lee, Hyunjin
    Ji, Yun-Hyuck
    Kang, Jae-Il
    Jung, Tae-O
    Ahn, Tae-Hang
    Son, Yun-Ik
    Kim, Hyung-Chul
    Lee, Sun-Woo
    Lee, Seung-Mi
    Lee, Jung-Hak
    Baek, Seung-Beom
    Doh, Eun-Hyup
    Cho, Heung-Jae
    Jang, Tae-Young
    Jang, Il-Sik
    Han, Jae-Hwan
    Ko, Kyung-Bo
    Lee, Yu-Jun
    Shin, Su-Bum
    Yu, Jae-Seon
    Cho, Sung-Hyuk
    Han, Ji-Hye
    Kang, Dong-Kyun
    Kim, Jinsung
    Lee, Jae-Sang
    Ban, Keun-Do
    Yeom, Seung-Jin
    Nam, Hyun-Wook
    Lee, Dong-Kyu
    Jeong, Mun-Mo
    Kwak, Byungil
    Park, Jeongsoo
    Choi, Kisik
    Park, Sung-Kye
    Kwak, Noh-Jung
    Hong, Sung-Joo
    2015 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2015,