Gate-Stack Engineering to Improve the Performance of 28 nm Low-Power High-K/Metal-Gate Device

被引:0
|
作者
Park, Jeewon [1 ,2 ]
Jang, Wansu [2 ]
Shin, Changhwan [3 ]
机构
[1] Sungkyunkwan Univ, Dept Semicond & Display Engn, Suwon 16419, South Korea
[2] Samsung Elect, Foundry, Yongin 17113, South Korea
[3] Sungkyunkwan Univ, Dept Elect & Comp Engn, Suwon 16419, South Korea
基金
新加坡国家研究基金会;
关键词
high-k; metal-gate; HfSiON; HfSiO; gate-stack engineering; TIN METAL GATE; THICKNESS; RELIABILITY; DIELECTRICS; MECHANISMS; LAYER;
D O I
10.3390/mi12080886
中图分类号
O65 [分析化学];
学科分类号
070302 ; 081704 ;
摘要
In this study, a gate-stack engineering technique is proposed as a means of improving the performance of a 28 nm low-power (LP) high-k/metal-gate (HK/MG) device. In detail, it was experimentally verified that HfSiO thin films can replace HfSiON congeners, where the latter are known to have a good thermal budget and/or electrical characteristics, to boost the device performance under a limited thermal budget. TiN engineering for the gate-stack in the 28 nm LP HK/MG device was used to suppress the gate leakage current. Using the proposed fabrication method, the on/off current ratio (I-on/I-off) was improved for a given target I-on, and the gate leakage current was appropriately suppressed. Comparing the process-of-record device against the 28 nm LP HK/MG device, the thickness of the electrical oxide layer in the new device was reduced by 3.1% in the case of n-type field effect transistors and by 10% for p-type field effect transistors. In addition, the reliability (e.g., bias temperature instability, hot carrier injury, and time-dependent dielectric breakdown) of the new device was evaluated, and it was observed that there was no conspicuous risk. Therefore, the HfSiO film can afford reliable performance enhancement when employed in the 28 nm LP HK/MG device with a limited thermal budget.
引用
收藏
页数:7
相关论文
共 50 条
  • [1] 32nm Gate-First High-k/Metal-Gate Technology for High Performance Low Power Applications
    Diaz, C. H.
    Goto, K.
    Huang, H. T.
    Yasuda, Yuri
    Tsao, C. P.
    Chu, T. T.
    Lu, W. T.
    Chang, Vincent
    Hou, Y. T.
    Chao, Y. S.
    Hsu, P. F.
    Chen, C. L.
    Lin, K. C.
    Ng, J. A.
    Yang, W. C.
    Chen, C. H.
    Peng, Y. H.
    Chen , C. J.
    Chen, C. C.
    Yu, M. H.
    Yeh, L. Y.
    You, K. S.
    Chen, K. S.
    Thei, K. B.
    Lee, C. H.
    Yang, S. H.
    Cheng, J. Y.
    Huang, K. T.
    Liaw, J. J.
    Ku, Y.
    Jang, S. M.
    Chuang, H.
    Liang, M. S.
    [J]. IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2008, TECHNICAL DIGEST, 2008, : 629 - 632
  • [2] Metal electrode/high-k dielectric gate-stack technology for power management
    Lee, Byoung Hun
    Song, Seung Chul
    Choi, Rino
    Kirsch, Paul
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2008, 55 (01) : 8 - 20
  • [3] Gate Engineering to Improve Effective Resistance of 28-nm High-k Metal Gate CMOS Devices
    Jeong, JinHyuk
    Lee, Ho
    Kang, DongHae
    Kim, SoYoung
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2016, 63 (01) : 259 - 264
  • [4] Intrinsic Dielectric Stack Reliability of a High Performance Bulk Planar 20nm Replacement Gate High-K Metal Gate Technology and Comparison to 28nm Gate First High-K Metal Gate Process
    McMahon, W.
    Tian, C.
    Uppal, S.
    Kothari, H.
    Jin, M.
    LaRosa, G.
    Nigam, T.
    Kerber, A.
    Linder, B. P.
    Cartier, E.
    Lai, W. L.
    Liu, Y.
    Ramachandran, R.
    Kwon, U.
    Parameshwaran, B.
    Krishnan, S.
    Narayanan, V.
    [J]. 2013 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2013,
  • [5] A New Method for Enhancing High-k/Metal-Gate Stack Performance and Reliability for High-k Last Integration
    Yew, K. S.
    Ang, D. S.
    Tang, L. J.
    [J]. IEEE ELECTRON DEVICE LETTERS, 2013, 34 (02) : 295 - 297
  • [6] A High-Performance, High-Density 28nm eDRAM Technology with High-K/Metal-Gate
    Huang, K. C.
    Ting, Y. W.
    Chang, C. Y.
    Tu, K. C.
    Tzeng, K. C.
    Chu, H. C.
    Pai, C. Y.
    Katoch, A.
    Kuo, W. H.
    Chen, K. W.
    Hsieh, T. H.
    Tsai, C. Y.
    Chiang, W. C.
    Lee, H. F.
    Achyuthan, A.
    Chen, C. Y.
    Chin, H. W.
    Wang, M. J.
    Wang, C. J.
    Tsai, C. S.
    Oconnell, C. M.
    Natarajan, S.
    Wuu, S. G.
    Wang, I. F.
    Hwang, H. Y.
    Tran, L. C.
    [J]. 2011 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2011,
  • [7] Gate Stack Process Optimization for TDDB Improvement in 28nm High-k/Metal Gate nMOSFETs
    Lee, Kyong Taek
    Kim, Hyunjin
    Park, Junekyun
    Park, Jongwoo
    [J]. 2012 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2012,
  • [8] 28nm Metal-gate High-K CMOS SoC Technology for High-Performance Mobile Applications
    Yang, S. H.
    Sheu, J. Y.
    Ieong, M. K.
    Chiang, M. H.
    Yamamoto, T.
    Liaw, J. J.
    Chang, S. S.
    Lin, Y. M.
    Hsu, T. L.
    Hwang, J. R.
    Ting, J. K.
    Wu, C. H.
    Ting, K. C.
    Yang, F. C.
    Liu, C. M.
    Wu, I. L.
    Chen, Y. M.
    Chent, S. J.
    Chen, K. S.
    Cheng, J. Y.
    Tsai, M. H.
    Chang, W.
    Chen, R.
    Chen, C. C.
    Lee, T. L.
    Lin, C. K.
    Yang, S. C.
    Sheu, Y. M.
    Tzeng, J. T.
    Lu, L. C.
    Jang, S. M.
    Diaz, C. H.
    Mii, Y. J.
    [J]. 2011 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2011,
  • [9] Capacitance Hysteresis in the High-k/Metal Gate-Stack From Pulsed Measurement
    Duan, Tianli
    Ang, Diing Shenp
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2013, 60 (04) : 1349 - 1354
  • [10] Transistor mismatch in 32 nm high-k metal-gate process
    Yuan, X.
    Shimizu, T.
    Mahalingam, U.
    Brown, J. S.
    Habib, K.
    Tekleab, D. G.
    Su, T. -C.
    Satadru, S.
    Olsen, C. M.
    Lee, H.
    Pan, L. -H.
    Hook, T. B.
    Han, J. -P.
    Park, J. -E.
    Na, M. -H.
    Rim, K.
    [J]. ELECTRONICS LETTERS, 2010, 46 (10) : 708 - U66