Metal electrode/high-k dielectric gate-stack technology for power management

被引:52
|
作者
Lee, Byoung Hun [1 ]
Song, Seung Chul [1 ]
Choi, Rino [1 ]
Kirsch, Paul [1 ]
机构
[1] SEMATECH, Austin, TX 78735 USA
关键词
gate stack; hafnium oxides; high-k dielectric; metal electrode; scaling;
D O I
10.1109/TED.2007.911044
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
High-k dielectrics have been intensively investigated during the last decade, and their performance as a gate dielectric has been improved to the level of conventional SiO2-based gate dielectric at an equivalent oxide thickness (EOT) similar to 1 nm. The understanding on metal electrodes and their interaction with the underlying high-k dielectric has been expanded, and various CMOS device results with metal electrode/high-k gate dielectric stacks have been reported, indicating the maturity of this technology. The next challenges lie in scaling the gate stack to 0.5-nm EOT to extend the usage of the metal electrode/high-k gate dielectric stacks to future technology generations. A new class of high-k dielectric that has a dielectric constant higher than 26 and a barrier height of similar to 5.0 eV and above will be needed to achieve this target. Recent progress in this so-called higher k dielectric research is summarized, and its benefit to the gate leakage current is discussed. This paper also reviews various extrinsic and intrinsic process-related defects in the deep subnanometer gate stacks and the potential challenges in implementing such a gate-stack system.
引用
收藏
页码:8 / 20
页数:13
相关论文
共 50 条
  • [1] Capacitance Hysteresis in the High-k/Metal Gate-Stack From Pulsed Measurement
    Duan, Tianli
    Ang, Diing Shenp
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2013, 60 (04) : 1349 - 1354
  • [2] Gate-Stack Engineering to Improve the Performance of 28 nm Low-Power High-K/Metal-Gate Device
    Park, Jeewon
    Jang, Wansu
    Shin, Changhwan
    [J]. MICROMACHINES, 2021, 12 (08)
  • [3] Localized Tunneling Phenomena of Nanometer Scaled High-K Gate-Stack
    Lin, Po-Jui Jerry
    Lee, Che-An Andy
    Yao, Chih-Wei Kira
    Lin, Hsin-Jyun Vincent
    Watanabe, Hiroshi
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2017, 64 (08) : 3077 - 3083
  • [4] High-k metal gate MOSFETs:: Impact of extrinsic process condition on the gate-stack quality -: A mobility study
    Trojman, Lionel
    Ragnarsson, Lars-Ake
    O'Sullivan, Barry J.
    Rosmeulen, Maarten
    Kaushik, Vidya S.
    Groeseneken, Guido V.
    Maes, Herman E.
    De Gendt, Stefan
    Heyns, Marc
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2007, 54 (03) : 497 - 503
  • [5] Gate-first high-k/metal gate stack for advanced CMOS technology
    Nara, Y.
    Mise, N.
    Kadoshima, M.
    Morooka, T.
    Kamiyama, S.
    Matsuki, T.
    Sato, M.
    Ono, T.
    Aoyama, T.
    Eimori, T.
    Ohji, Y.
    [J]. 2008 9TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1-4, 2008, : 1241 - 1243
  • [6] MOCVD fluorine free WSix metal gate electrode on high-k dielectric for NMOS technology
    Gassilloud, R.
    Martin, F.
    Leroux, C.
    Hopstaken, M.
    Garros, X.
    Casse, M.
    Reimbold, Gilles
    Billon, Thierry
    Bensahel, Daniel
    [J]. MICROELECTRONIC ENGINEERING, 2009, 86 (03) : 263 - 267
  • [7] Breakdown in the metal/high-k gate stack: Identifying the "weak link" in the multilayer dielectric
    Bersuker, G.
    Heh, D.
    Young, C.
    Park, H.
    Khanal, P.
    Larcher, L.
    Padovani, A.
    Lenahan, P.
    Ryan, J.
    Lee, B. H.
    Tseng, H.
    Jarnmy, R.
    [J]. IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2008, TECHNICAL DIGEST, 2008, : 791 - +
  • [8] Low temperature MOSFET technology with Schottky barrier source/drain, high-K gate dielectric and metal gate electrode
    Zhu, SY
    Yu, HY
    Chen, JD
    Whang, SJ
    Chen, JH
    Shen, C
    Zhu, CX
    Lee, SJ
    Li, MF
    Chan, DSH
    Yoo, WJ
    Du, AY
    Tung, CH
    Singh, J
    Chin, A
    Kwong, DL
    [J]. SOLID-STATE ELECTRONICS, 2004, 48 (10-11) : 1987 - 1992
  • [9] Silicon nanowire NVM with high-k gate dielectric stack
    Zhu, Xiaoxiao
    Gu, D.
    Li, Qiliang
    Ioannou, D. E.
    Baumgart, H.
    Suehle, J. S.
    Richter, C. A.
    [J]. MICROELECTRONIC ENGINEERING, 2009, 86 (7-9) : 1957 - 1960
  • [10] Interdiffusion studies of high-k gate dielectric stack constituents
    Sivasubramiani, P
    Quevedo-Lopez, MA
    Lee, TH
    Kim, MJ
    Gnade, BE
    Wallace, RM
    [J]. DEFECTS IN HIGH-K GATE DIELECTRIC STACKS: NANO-ELECTRONIC SEMICONDUCTOR DEVICES, 2006, 220 : 135 - +