Metal electrode/high-k dielectric gate-stack technology for power management

被引:52
|
作者
Lee, Byoung Hun [1 ]
Song, Seung Chul [1 ]
Choi, Rino [1 ]
Kirsch, Paul [1 ]
机构
[1] SEMATECH, Austin, TX 78735 USA
关键词
gate stack; hafnium oxides; high-k dielectric; metal electrode; scaling;
D O I
10.1109/TED.2007.911044
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
High-k dielectrics have been intensively investigated during the last decade, and their performance as a gate dielectric has been improved to the level of conventional SiO2-based gate dielectric at an equivalent oxide thickness (EOT) similar to 1 nm. The understanding on metal electrodes and their interaction with the underlying high-k dielectric has been expanded, and various CMOS device results with metal electrode/high-k gate dielectric stacks have been reported, indicating the maturity of this technology. The next challenges lie in scaling the gate stack to 0.5-nm EOT to extend the usage of the metal electrode/high-k gate dielectric stacks to future technology generations. A new class of high-k dielectric that has a dielectric constant higher than 26 and a barrier height of similar to 5.0 eV and above will be needed to achieve this target. Recent progress in this so-called higher k dielectric research is summarized, and its benefit to the gate leakage current is discussed. This paper also reviews various extrinsic and intrinsic process-related defects in the deep subnanometer gate stacks and the potential challenges in implementing such a gate-stack system.
引用
收藏
页码:8 / 20
页数:13
相关论文
共 50 条
  • [31] Investigation of top gate electrode options for high-k gate dielectric MOS capacitors
    Moschou, D. C.
    Verrelli, E.
    Kouvatsos, D. N.
    Normand, P.
    Tsoukalas, D.
    Speliotis, A.
    Bayiati, P.
    Niarchos, D.
    [J]. PHYSICA STATUS SOLIDI C - CURRENT TOPICS IN SOLID STATE PHYSICS, VOL 5, NO 12 2008, 2008, 5 (12): : 3626 - +
  • [32] Gate Dielectric TDDB Characterizations of Advanced High-K and Metal-Gate CMOS Logic Transistor Technology
    Pae, S.
    Prasad, C.
    Ramey, S.
    Thomas, J.
    Rahman, A.
    Lu, R.
    Hicks, J.
    Batzerl, S.
    Zhaol, Q.
    Hatfield, J.
    Liu, M.
    Parker, C.
    Woolery, B.
    [J]. 2012 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2012,
  • [33] RF Power Potential of High-k Metal Gate 28 nm CMOS Technology
    Ouhachi, R.
    Pottrain, A.
    Ducatteau, D.
    Okada, E.
    Gaquiere, C.
    Gloria, D.
    [J]. 2013 INTERNATIONAL SEMICONDUCTOR CONFERENCE (CAS), VOLS 1-2, 2013, : 181 - 184
  • [34] Observation of Slow Oxide Traps at MOSFETs Having Metal/High-k Gate Dielectric Stack in Accumulation Mode
    Cho, Heung-Jae
    Son, Younghwan
    Oh, Byoungchan
    Lee, Sanghoon
    Lee, Jong-Ho
    Park, Byung-Gook
    Shin, Hyungcheol
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2010, 57 (10) : 2697 - 2703
  • [35] Electron Energy-Loss Spectrum Imaging of an HfSiO High-k Dielectric Stack with a TaN Metal Gate
    MacKenzie, M.
    Craven, A. J.
    McComb, D. W.
    McGilvery, C. M.
    McFadzean, S.
    De Gendt, S.
    [J]. MICROSCOPY OF SEMICONDUCTING MATERIALS 2007, 2008, 120 : 313 - +
  • [36] Electrical observation of deep traps in high-k/metal gate stack transistors
    Harris, HR
    Choi, R
    Sim, JH
    Young, CD
    Majhi, P
    Lee, BH
    Bersuker, G
    [J]. IEEE ELECTRON DEVICE LETTERS, 2005, 26 (11) : 839 - 841
  • [37] Process Technology - High-k Metal-Gate integration
    Texas Instruments
    [J]. Tech. Dig. Int. Electron Meet. IEDM, 2008,
  • [38] Fluorine interface treatments within the gate stack for defect passivation in 28nm high-k metal gate technology
    Drescher, Maximilian
    Naumann, Andreas
    Sundqvist, Jonas
    Erben, Elke
    Grass, Carsten
    Trentzsch, Martin
    Lazarevic, Florian
    Leitsmann, Roman
    Plaenitz, Philipp
    [J]. JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 2015, 33 (02):
  • [39] High performance FDSOI CMOS technology with metal gate and high-k
    Doris, B
    Kim, YH
    Linder, BP
    Steen, M
    Narayanan, V
    Boyd, D
    Rubino, J
    Chang, L
    Sleight, J
    Topol, A
    Sikorski, E
    Shi, L
    Wong, K
    Babich, K
    Zhang, Y
    Kirsch, P
    Newbury, J
    Walker, GF
    Carruthers, R
    D'Emic, C
    Kozlowski, P
    Jammy, R
    Guarini, KW
    Leong, M
    [J]. 2005 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2005, : 214 - 215
  • [40] A New Method for Enhancing High-k/Metal-Gate Stack Performance and Reliability for High-k Last Integration
    Yew, K. S.
    Ang, D. S.
    Tang, L. J.
    [J]. IEEE ELECTRON DEVICE LETTERS, 2013, 34 (02) : 295 - 297