Low Power Memory Implementation for a GHz plus Dual Core ARM Cortex A9 processor on a High-K Metal Gate 32nm Low Power Process

被引:0
|
作者
Yeung, Gus [1 ]
Hoxey, Paul [2 ]
Prabhat, Pranay [2 ]
Chong, Y. K. [1 ]
O'Driscoll, Dermot [1 ]
Hawkins, Chris [1 ]
机构
[1] ARM Inc, Austin, TX 78735 USA
[2] ARM Inc, Cambridge, England
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Dynamic power is a keenly analysed design parameter in SRAM memory design especially in low power battery operated systems. A simple way to reduce dynamic power (and leakage power) is to lower the operating voltage to the minimum possible for a given operating speed requirement. The transistor threshold voltages ultimately define the lowest operating voltage possible but memory circuits have a number of specific issues which usually limit minimum operating voltages to higher then the theoretical minimum. One such issue is the write operation to a standard 6T SRAM bit cell. This paper explains the techniques and write assist circuits used in the level 1 cache sub-system in a GHz+ Dual Core ARM Cortex A9 CPU on a 32nm LP process [1] to support low voltage operation. Two independently enabled techniques are implemented; a supply boosting scheme to drive the memory above the nominal supply voltage and a novel voltage lowering scheme to reduce the voltage supply to the bit cells. Both are discussed and the improvement in minimum functional operating voltage is reported.
引用
收藏
页码:235 / 238
页数:4
相关论文
共 50 条
  • [41] A Low-power ASIC Implementation of Multi-core OpenSPARC T1 Processor on 90nm CMOS Process
    Phuc-Vinh Nguyen
    Thi-Thu-Trang Tran
    Phuoc-Loc Diep
    Duc-Hung Le
    2018 IEEE 12TH INTERNATIONAL SYMPOSIUM ON EMBEDDED MULTICORE/MANY-CORE SYSTEMS-ON-CHIP (MCSOC 2018), 2018, : 95 - 100
  • [42] A 28nm High-κ Metal-Gate Single-Chip Communications Processor with 1.5GHz Dual-Core Application Processor and LTE/HSPA plus -Capable Baseband Processor
    Fujigaya, Masaki
    Sakamoto, Noriaki
    Koike, Takao
    Irita, Takahiro
    Wakahara, Kohei
    Matsuyama, Tsugio
    Hasegawa, Keiji
    Saito, Toshiharu
    Fukuda, Akira
    Teranishi, Kaname
    Fukuoka, Kazuki
    Maeda, Noriaki
    Nii, Koji
    Kataoka, Takeshi
    Hattori, Toshihiro
    2013 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE DIGEST OF TECHNICAL PAPERS (ISSCC), 2013, 56 : 156 - U960
  • [43] A 2-D Analytical Modeling of Dual Work Function Metal Gate MOSFET Using High-K Gate Dielectric with Enhanced RF/Analog Performance for Low Power Applications
    R. Kiran Kumar
    S. Shiyamala
    Silicon, 2020, 12 : 2065 - 2072
  • [44] A 2-D Analytical Modeling of Dual Work Function Metal Gate MOSFET Using High-K Gate Dielectric with Enhanced RF/Analog Performance for Low Power Applications
    Kumar, R. Kiran
    Shiyamala, S.
    SILICON, 2020, 12 (09) : 2065 - 2072
  • [45] Novel High-Performance Analog Devices for Advanced Low-Power High-k Metal Gate Complementary Metal-Oxide-Semiconductor Technology
    Han, Jin-Ping
    Shimizu, Takashi
    Pan, Li-Hong
    Voelker, Moritz
    Bernicot, Christophe
    Arnaud, Franck
    Mocuta, Anda
    Stahrenberg, Knut
    Azuma, Atsushi
    Eller, Manfred
    Yang, Guoyong
    Jaeger, Daniel
    Zhuang, Haoren
    Miyashita, Katsura
    Stein, Kenneth
    Nair, Deleep
    Park, Jae Hoo
    Kohler, Sabrina
    Hamaguchi, Masafumi
    Li, Weipeng
    Kim, Kisang
    Chanemougame, Daniel
    Kim, Nam Sung
    Uchimura, Sadaharu
    Tsutsui, Gen
    Wiedholz, Christian
    Miyake, Shinich
    van Meer, Hans
    Liang, Jewel
    Ostermayr, Martin
    Lian, Jenny
    Celik, Muhsin
    Donaton, Ricardo
    Barla, Kathy
    Na, MyungHee
    Goto, Yoshiro
    Sherony, Melanie
    Johnson, Frank S.
    Wachnik, Richard
    Sudijono, John
    Kaste, Ed
    Sampson, Ron
    Ku, Ja-Hum
    Steegen, An
    Neumueller, Walter
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2011, 50 (04)
  • [46] A 22nm SoC Platform Technology Featuring 3-D Tri-Gate and High-k/Metal Gate, Optimized for Ultra Low Power, High Performance and High Density SoC Applications
    Jan, C-H
    Bhattacharya, U.
    Brain, R.
    Choi, S-J
    Curello, G.
    Gupta, G.
    Hafez, W.
    Jang, M.
    Kang, M.
    Komeyli, K.
    Leo, T.
    Nidhi, N.
    Pan, L.
    Park, J.
    Phoa, K.
    Rahman, A.
    Staus, C.
    Tashiro, H.
    Tsai, C.
    Vandervoorn, P.
    Yang, L.
    Yeh, J-Y
    Bai, P.
    2012 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2012,
  • [47] Steep Subthreshold Swing Analysis of Dual Metal Drain Dopingless Double Gate Tunnel FETs based on Ge-Source with High-k for Low Power Applications
    Sharma, Neeraj
    Chauhan, Sudakar Singh
    2017 IEEE INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION AND AUTOMATION (ICCCA), 2017, : 1445 - 1448
  • [48] Design and Evaluation of Low Power and High Speed Logic Circuit Based on the Modified Gate Diffusion Input (m-GDI) Technique in 32nm CNTFET Technology
    Abiri, Ebrahim
    Salehi, Mohammad Reza
    Darabi, Abdolreza
    2014 22ND IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2014, : 67 - 72
  • [49] Investigation of low-frequency noise of 28-nm technology process of high-k/metal gate p-MOSFETs with fluorine incorporation
    Kao, Tsung-Hsien
    Chang, Shoou-Jinn
    Fang, Yean-Kuen
    Huang, Po-Chin
    Wang, Bo-Chin
    Wu, Chung-Yi
    Wu, San-Lein
    SOLID-STATE ELECTRONICS, 2016, 115 : 7 - 11
  • [50] A Sub 2W Low Power IA Processor for Mobile Internet Devices in 45nm Hi-K Metal Gate CMOS
    Gerosa, Gianfranco
    Curtis, Steve
    D'Addeo, Mike
    Jiang, Bo
    Kuttanna, Belliappa
    Merchant, Feroze
    Patel, Binta
    Taufique, Mohammed
    Samarchi, Haytham
    2008 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE, 2008, : 17 - 20