Analysis of various Full-Adder Circuits in Cadence

被引:0
|
作者
Manjunath, K. M.
Haroon, Abdul Lateef P. S.
Pagi, Amarappa
Ulaganathan, J.
机构
关键词
Cadence; Virtuoso; GPDK; Delay; Power Consumption; Area (Transistor Count);
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The Adder is the important part in any processor/controller design. Till date there are a plenty of 1-bit full-adder circuits which have been proposed and designed. In this paper we have a analytic and comparative description of various full adder circuits, considering various constraints like power consumption, speed of operation and area. The circuits are designed in the virtuoso platform, using cadence tool with the available GPDK -45nm kit. The Fulladder circuits with the most 28 transistor to the one with only 6 transistors are successfully designed, simulated and compared for various parameters like power consumption, speed of operation(delay) and area (transistor count), and finally concluded the best designs, that suite for the particular specifications.
引用
收藏
页码:90 / 97
页数:8
相关论文
共 50 条
  • [1] Low-power logic styles for full-adder circuits
    Quintana, JM
    Avedillo, MJ
    Jiménez, R
    Rodríguez-Villegas, E
    ICECS 2001: 8TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-III, CONFERENCE PROCEEDINGS, 2001, : 1417 - 1420
  • [2] Quaternary Quantum/Reversible Half-Adder, Full-Adder, Parallel Adder and Parallel Adder/Subtractor Circuits
    Asma Taheri Monfared
    Majid Haghparast
    Kamalika Datta
    International Journal of Theoretical Physics, 2019, 58 : 2184 - 2199
  • [3] Quaternary Quantum/Reversible Half-Adder, Full-Adder, Parallel Adder and Parallel Adder/Subtractor Circuits
    Monfared, Asma Taheri
    Haghparast, Majid
    Datta, Kamalika
    INTERNATIONAL JOURNAL OF THEORETICAL PHYSICS, 2019, 58 (07) : 2184 - 2199
  • [4] REVIEW ON VARIOUS FULL ADDER CIRCUITS
    Basheer, Beema
    Varkey, Rincy Merin
    PROCEEDINGS OF THE 2019 3RD INTERNATIONAL CONFERENCE ON COMPUTING METHODOLOGIES AND COMMUNICATION (ICCMC 2019), 2019, : 877 - 880
  • [5] A Semiparallel Full-Adder in IMPLY Logic
    Rohani, Shokat Ganjeheizadeh
    Taherinejad, Nima
    Radakovits, David
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2020, 28 (01) : 297 - 301
  • [6] A Semiparallel Full-Adder in IMPLY Logic
    Rohani, Shokat Ganjeheizadeh
    TaheriNejad, Nima
    Radakovits, David
    2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,
  • [7] A Novel Robust QCA Full-adder
    Hashemi, S.
    Navi, K.
    5TH INTERNATIONAL BIENNIAL CONFERENCE ON ULTRAFINE GRAINED AND NANOSTRUCTURED MATERIALS, UFGNSM15, 2015, 11 : 376 - 380
  • [8] Design of 3D Nanomagnetic Logic Circuits: a Full-Adder Case Study
    Perricone, Robert
    Hu, X. Sharon
    Nahas, Joseph
    Niemier, Michael
    2014 DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION (DATE), 2014,
  • [9] A General Method of Constructing the Reversible Full-adder
    Ni, Lihui
    Guan, Zhijin
    Zhu, Wenying
    2010 THIRD INTERNATIONAL SYMPOSIUM ON INTELLIGENT INFORMATION TECHNOLOGY AND SECURITY INFORMATICS (IITSI 2010), 2010, : 109 - 113
  • [10] HIGH-SPEED FULL-ADDER CIRCUIT
    FURLAN, J
    ELECTRONIC ENGINEERING, 1979, 51 (627): : 21 - 21