Analysis of various Full-Adder Circuits in Cadence

被引:0
|
作者
Manjunath, K. M.
Haroon, Abdul Lateef P. S.
Pagi, Amarappa
Ulaganathan, J.
机构
关键词
Cadence; Virtuoso; GPDK; Delay; Power Consumption; Area (Transistor Count);
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The Adder is the important part in any processor/controller design. Till date there are a plenty of 1-bit full-adder circuits which have been proposed and designed. In this paper we have a analytic and comparative description of various full adder circuits, considering various constraints like power consumption, speed of operation and area. The circuits are designed in the virtuoso platform, using cadence tool with the available GPDK -45nm kit. The Fulladder circuits with the most 28 transistor to the one with only 6 transistors are successfully designed, simulated and compared for various parameters like power consumption, speed of operation(delay) and area (transistor count), and finally concluded the best designs, that suite for the particular specifications.
引用
收藏
页码:90 / 97
页数:8
相关论文
共 50 条
  • [41] Signed higher-radix full-adder algorithm and implementation with current-mode multi-valued logic circuits
    Temel, T.
    Morgul, A.
    Aydin, N.
    IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 2006, 153 (05): : 489 - 496
  • [42] An efficient design of reversible ternary full-adder/full-subtractor with low quantum cost
    Asadi, Mohammad-Ali
    Mosleh, Mohammad
    Haghparast, Majid
    QUANTUM INFORMATION PROCESSING, 2020, 19 (07)
  • [43] An efficient design of reversible ternary full-adder/full-subtractor with low quantum cost
    Mohammad-Ali Asadi
    Mohammad Mosleh
    Majid Haghparast
    Quantum Information Processing, 2020, 19
  • [44] Performance analysis of all-optical full-adder based on two-dimensional photonic crystals
    Sandip Swarnakar
    Santosh Kumar
    Sandeep Sharma
    Journal of Computational Electronics, 2018, 17 : 1124 - 1134
  • [45] Low Power Magnetic Full-Adder Based on Spin Transfer Torque MRAM
    Deng, Erya
    Zhang, Yue
    Klein, Jacques-Olivier
    Ravelsona, Dafine
    Chappert, Claude
    Zhao, Weisheng
    IEEE TRANSACTIONS ON MAGNETICS, 2013, 49 (09) : 4982 - 4987
  • [46] Strong Indication Full-Adder Circuit for NULL Convention Logic Automation Flows
    Fawzy, Basma G.
    Abutaleb, Mostfa M.
    Eladawy, Mohamed I.
    Ghoneima, M.
    2018 18TH INTERNATIONAL SYMPOSIUM ON COMMUNICATIONS AND INFORMATION TECHNOLOGIES (ISCIT), 2018, : 416 - 421
  • [47] Performance analysis of all-optical full-adder based on two-dimensional photonic crystals
    Swarnakar, Sandip
    Kumar, Santosh
    Sharma, Sandeep
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2018, 17 (03) : 1124 - 1134
  • [48] Novel Quaternary Quantum Reversible Half Adder and Full Adder Circuits
    Doshanlou, Abdollah Norouzi
    Haghparast, Majid
    Hosseinzadeh, Mehdi
    IETE JOURNAL OF RESEARCH, 2022, 68 (02) : 1525 - 1531
  • [49] A Novel High-Performance CMOS 1 Bit Full-Adder Cell
    Dubey, Amit
    Akashe, Shyam
    Dubey, Sachin
    7TH INTERNATIONAL CONFERENCE ON INTELLIGENT SYSTEMS AND CONTROL (ISCO 2013), 2013, : 312 - 315
  • [50] Programmable full-adder computations in communicating three-dimensional cell cultures
    Ausländer D.
    Ausländer S.
    Pierrat X.
    Hellmann L.
    Rachid L.
    Fussenegger M.
    Nature Methods, 2018, 15 (1) : 57 - 60