Signed higher-radix full-adder algorithm and implementation with current-mode multi-valued logic circuits

被引:2
|
作者
Temel, T.
Morgul, A.
Aydin, N.
机构
[1] Bogazici Univ, Dept Elect & Elect Engn, TR-34342 Bebek, Turkey
[2] Bahcesehir Univ, Dept Software Engn, TR-34349 Besiktas, Turkey
来源
关键词
D O I
10.1049/ip-cds:20045096
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A novel algorithm for full-addition of two signed, higher-radix numbers is proposed and implemented by combining multi-valued logic min, max, literal and cyclic operators. Owing to disjoint terms involved, multi-valued logic min and max operators are replaced with ordinary transmission operation and sum, respectively. A multi-valued logic cyclic gate is designed by using a current-mode threshold circuit while the literal is realised by only voltage-mode switching circuits. The threshold circuit employed within the cyclic gate exhibits improved dynamic behaviour compared to its previous counterparts employing voltage-mode binary logic switching circuits. It also allows much higher radices compared to previous current-mode threshold circuits owing to its superior mismatch properties. Thus, the cyclic gate achieves a superior performance compared to its predecessors. As a direct extension to cyclic operation in radix-8, a resultant single-digit, radix-8 full-adder and its 3-bit counterpart voltage-mode circuits are designed and their performance compared. It is shown that the developed signed addition algorithm can be realised by using the proposed full-adder. Finally, the algorithm is also exploited for a multi-digit case. Simulation results demonstrate that proposed architectures can be used in high-performance arithmetic units.
引用
收藏
页码:489 / 496
页数:8
相关论文
共 36 条
  • [1] A novel signed higher-radix full-adder algorithm and implementation with current-mode multi-valued logic circuits
    Temel, T
    Morgul, A
    Aydin, N
    PROCEEDINGS OF THE EUROMICRO SYSTEMS ON DIGITAL SYSTEM DESIGN, 2004, : 80 - 87
  • [2] A CMOS current-mode full-adder cell for multi-valued logic VLSI
    Barton, RJ
    Walker, TO
    Fouts, DJ
    40TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 1998, : 463 - 467
  • [3] Implementation of multi-valued logic gates using full current-mode CMOS circuits
    Temel, T
    Morgul, A
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2004, 39 (02) : 191 - 204
  • [4] Implementation of Multi-Valued Logic Gates Using Full Current-Mode CMOS Circuits
    Turgay Temel
    Avni Morgul
    Analog Integrated Circuits and Signal Processing, 2004, 39 : 191 - 204
  • [5] Implementation of multi-valued logic, simultaneous literal operations with full CMOS current-mode threshold circuits
    Temel, T
    Morgül, A
    ELECTRONICS LETTERS, 2002, 38 (04) : 160 - 161
  • [6] Multi-valued logic function implementation with novel current-mode logic gates
    Temel, T
    Morgul, A
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I, PROCEEDINGS, 2002, : 881 - 884
  • [7] Application of neuron-MOS to current-mode multi-valued logic circuits
    Shen, J
    Tanno, K
    Ishizuka, O
    Tang, Z
    1998 28TH IEEE INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC - PROCEEDINGS, 1998, : 128 - 133
  • [8] A current-mode multi-valued adder circuit for multi-operand addition
    Cini, Ugur
    Morgul, Avni
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2011, 98 (06) : 735 - 751
  • [9] Design of reversible logic based full adder in current-mode logic circuits
    Devi, S. Sharmila
    Bhanumathi, V
    MICROPROCESSORS AND MICROSYSTEMS, 2020, 76
  • [10] Current-mode level restoration:: circuit for multi-valued logic
    Morgül, A
    Temel, T
    ELECTRONICS LETTERS, 2005, 41 (05) : 230 - 231