A Low-Power FPGA Based on Autonomous Fine-Grain Power Gating

被引:30
|
作者
Ishihara, Shota [1 ]
Hariyama, Masanori [1 ]
Kameyama, Michitaka [1 ]
机构
[1] Tohoku Univ, Grad Sch Informat Sci, Sendai, Miyagi 9808579, Japan
关键词
Asynchronous architecture; asynchronous field-programmable gate array (FPGA); level-encoded dual-rail (LEDR) encoding; reconfigurable VLSI; self-timed architecture;
D O I
10.1109/TVLSI.2010.2050500
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a field-programmable gate array (FPGA) based on lookup table level fine-grain power gating with small overheads. The power gating technique implemented in the proposed architecture can directly detect the activity of each look-up-table easily by exploiting features of asynchronous architectures. Moreover, detecting the data arrival in advance prevents the delay increase for waking-up and the power consumption of unnecessary power switching. Since the power gating technique has small overheads, the granularity size of a power-gated domain is as fine as a single two-input and one-output lookup table. The proposed FPGA is fabricated using the ASPLA 90-nm CMOS process with dual threshold voltages. We use an image processing application called "template matching" for evaluation. Since the proposed FPGA is suitable for processing where the workload changes dynamically, an adaptive algorithm where a small computational kernel is employed. Compared to a synchronous FPGA and an asynchronous FPGA without power gating, the power consumption is reduced respectively by 38% and 15% at 85 degrees C.
引用
收藏
页码:1394 / 1406
页数:13
相关论文
共 50 条
  • [41] MICROWAVE CHARACTERISTICS OF FINE-GRAIN HIGH-POWER GARNETS AND SPINELS
    BLANKENSHIP, AC
    HUNTT, RL
    JOURNAL OF APPLIED PHYSICS, 1966, 37 (03) : 1066 - +
  • [42] On signal-gating schemes for low-power adders
    Huang, ZJ
    Ercegovac, MD
    CONFERENCE RECORD OF THE THIRTY-FIFTH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS AND COMPUTERS, VOLS 1 AND 2, 2001, : 867 - 871
  • [43] Sharper low-power STED nanoscopy by time gating
    Vicidomini, Giuseppe
    Moneron, Gael
    Han, Kyu Y.
    Westphal, Volker
    Ta, Haisen
    Reuss, Matthias
    Engelhardt, Johann
    Eggeling, Christian
    Hell, Stefan W.
    NATURE METHODS, 2011, 8 (07) : 571 - U75
  • [44] Sharper low-power STED nanoscopy by time gating
    Vicidomini G.
    Moneron G.
    Han K.Y.
    Westphal V.
    Ta H.
    Reuss M.
    Engelhardt J.
    Eggeling C.
    Hell S.W.
    Nature Methods, 2011, 8 (7) : 571 - 575
  • [45] Autonomous low-power glare sensing chip
    Titus, A. H.
    Tu, L.
    Mullin, C. S.
    ELECTRONICS LETTERS, 2011, 47 (08) : 508 - 509
  • [46] Low-power autonomous electrical installations (LPAEI)
    Aparov, A.B.
    Elektrotekhnika, 2001, (03): : 49 - 51
  • [47] Energy Efficiency of Power-Gating in Low-Power Clocked Storage Elements
    Giacomotto, Christophe
    Singh, Mandeep
    Vratonjic, Milena
    Oklobdzija, Vojin G.
    INTEGRATED CIRCUIT AND SYSTEMS DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2009, 5349 : 268 - 276
  • [48] Low-Power FPGA Architecture Based Monitoring Applications in Precision Agriculture
    Saddik, Amine
    Latif, Rachid
    El Ouardi, Abdelhafid
    JOURNAL OF LOW POWER ELECTRONICS AND APPLICATIONS, 2021, 11 (04)
  • [49] Implementation of a Low-Power FPGA Based on Synchronous/Asynchronous Hybrid Architecture
    Ishihara, Shota
    Tsuchiya, Ryoto
    Komatsu, Yoshiya
    Hariyama, Masanori
    Kameyama, Michitaka
    IEICE TRANSACTIONS ON ELECTRONICS, 2011, E94C (10): : 1669 - 1679
  • [50] An Effective BIST Architecture for Power-Gating Mechanisms in Low-Power SRAMs
    Bosio, Alberto
    Dilillo, Luigi
    Girard, Patrick
    Virazel, Arnaud
    Zordan, Leonardo B.
    PROCEEDINGS OF THE SEVENTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN ISQED 2016, 2016, : 185 - 191